arm_bl1_setup.c 6.87 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
8
9
10
#include <assert.h>

#include <platform_def.h>

11
#include <arch.h>
12
13
#include <bl1/bl1.h>
#include <common/bl_common.h>
14
#include <lib/fconf/fconf.h>
15
#include <lib/fconf/fconf_dyn_cfg_getter.h>
16
17
#include <lib/utils.h>
#include <lib/xlat_tables/xlat_tables_compat.h>
18
#include <plat/arm/common/plat_arm.h>
19
20
#include <plat/common/platform.h>

21
22
23
24
/* Weak definitions may be overridden in specific ARM standard platform */
#pragma weak bl1_early_platform_setup
#pragma weak bl1_plat_arch_setup
#pragma weak bl1_plat_sec_mem_layout
25
#pragma weak bl1_plat_prepare_exit
26
27
#pragma weak bl1_plat_get_next_image_id
#pragma weak plat_arm_bl1_fwu_needed
28

29
30
31
32
#define MAP_BL1_TOTAL		MAP_REGION_FLAT(			\
					bl1_tzram_layout.total_base,	\
					bl1_tzram_layout.total_size,	\
					MT_MEMORY | MT_RW | MT_SECURE)
33
34
35
36
37
38
/*
 * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section
 * otherwise one region is defined containing both
 */
#if SEPARATE_CODE_AND_RODATA
#define MAP_BL1_RO		MAP_REGION_FLAT(			\
39
40
					BL_CODE_BASE,			\
					BL1_CODE_END - BL_CODE_BASE,	\
41
42
					MT_CODE | MT_SECURE),		\
				MAP_REGION_FLAT(			\
43
44
45
46
					BL1_RO_DATA_BASE,		\
					BL1_RO_DATA_END			\
						- BL_RO_DATA_BASE,	\
					MT_RO_DATA | MT_SECURE)
47
48
49
50
51
52
#else
#define MAP_BL1_RO		MAP_REGION_FLAT(			\
					BL_CODE_BASE,			\
					BL1_CODE_END - BL_CODE_BASE,	\
					MT_CODE | MT_SECURE)
#endif
53
54
55
56

/* Data structure which holds the extents of the trusted SRAM for BL1*/
static meminfo_t bl1_tzram_layout;

57
58
59
/* Boolean variable to hold condition whether firmware update needed or not */
static bool is_fwu_needed;

60
struct meminfo *bl1_plat_sec_mem_layout(void)
61
62
63
64
65
66
67
68
69
70
{
	return &bl1_tzram_layout;
}

/*******************************************************************************
 * BL1 specific platform actions shared between ARM standard platforms.
 ******************************************************************************/
void arm_bl1_early_platform_setup(void)
{

71
72
#if !ARM_DISABLE_TRUSTED_WDOG
	/* Enable watchdog */
73
	plat_arm_secure_wdt_start();
74
75
#endif

76
	/* Initialize the console to provide early debug support */
77
	arm_console_boot_init();
78
79
80
81
82
83
84
85
86
87
88

	/* Allow BL1 to see the whole Trusted RAM */
	bl1_tzram_layout.total_base = ARM_BL_RAM_BASE;
	bl1_tzram_layout.total_size = ARM_BL_RAM_SIZE;
}

void bl1_early_platform_setup(void)
{
	arm_bl1_early_platform_setup();

	/*
89
	 * Initialize Interconnect for this cluster during cold boot.
90
91
	 * No need for locks as no other CPU is active.
	 */
92
	plat_arm_interconnect_init();
93
	/*
94
	 * Enable Interconnect coherency for the primary CPU's cluster.
95
	 */
96
	plat_arm_interconnect_enter_coherency();
97
98
99
100
101
102
103
104
105
106
}

/******************************************************************************
 * Perform the very early platform specific architecture setup shared between
 * ARM standard platforms. This only does basic initialization. Later
 * architectural setup (bl1_arch_setup()) does not do anything platform
 * specific.
 *****************************************************************************/
void arm_bl1_plat_arch_setup(void)
{
107
108
109
110
111
#if USE_COHERENT_MEM && !ARM_CRYPTOCELL_INTEG
	/*
	 * Ensure ARM platforms don't use coherent memory in BL1 unless
	 * cryptocell integration is enabled.
	 */
112
	assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U);
113
#endif
114
115
116

	const mmap_region_t bl_regions[] = {
		MAP_BL1_TOTAL,
117
		MAP_BL1_RO,
Roberto Vargas's avatar
Roberto Vargas committed
118
119
120
#if USE_ROMLIB
		ARM_MAP_ROMLIB_CODE,
		ARM_MAP_ROMLIB_DATA,
121
122
123
124
#endif
#if ARM_CRYPTOCELL_INTEG
		ARM_MAP_BL_COHERENT_RAM,
#endif
125
126
127
		{0}
	};

128
	setup_page_tables(bl_regions, plat_arm_get_mmap());
129
#ifdef __aarch64__
130
	enable_mmu_el3(0);
131
132
133
#else
	enable_mmu_svc_mon(0);
#endif /* __aarch64__ */
Roberto Vargas's avatar
Roberto Vargas committed
134
135

	arm_setup_romlib();
136
137
138
139
140
141
142
143
144
145
146
147
148
}

void bl1_plat_arch_setup(void)
{
	arm_bl1_plat_arch_setup();
}

/*
 * Perform the platform specific architecture setup shared between
 * ARM standard platforms.
 */
void arm_bl1_platform_setup(void)
{
149
150
151
152
153
	const struct dyn_cfg_dtb_info_t *fw_config_info;
	image_desc_t *desc;
	uint32_t fw_config_max_size;
	int err = -1;

154
155
	/* Initialise the IO layer and register platform IO devices */
	plat_arm_io_setup();
156

157
	/* Check if we need FWU before further processing */
158
159
	is_fwu_needed = plat_arm_bl1_fwu_needed();
	if (is_fwu_needed) {
160
161
162
163
164
165
		ERROR("Skip platform setup as FWU detected\n");
		return;
	}

	/* Set global DTB info for fixed fw_config information */
	fw_config_max_size = ARM_FW_CONFIG_LIMIT - ARM_FW_CONFIG_BASE;
166
	set_config_info(ARM_FW_CONFIG_BASE, fw_config_max_size, FW_CONFIG_ID);
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200

	/* Fill the device tree information struct with the info from the config dtb */
	err = fconf_load_config(FW_CONFIG_ID);
	if (err < 0) {
		ERROR("Loading of FW_CONFIG failed %d\n", err);
		plat_error_handler(err);
	}

	/*
	 * FW_CONFIG loaded successfully. If FW_CONFIG device tree parsing
	 * is successful then load TB_FW_CONFIG device tree.
	 */
	fw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, FW_CONFIG_ID);
	if (fw_config_info != NULL) {
		err = fconf_populate_dtb_registry(fw_config_info->config_addr);
		if (err < 0) {
			ERROR("Parsing of FW_CONFIG failed %d\n", err);
			plat_error_handler(err);
		}
		/* load TB_FW_CONFIG */
		err = fconf_load_config(TB_FW_CONFIG_ID);
		if (err < 0) {
			ERROR("Loading of TB_FW_CONFIG failed %d\n", err);
			plat_error_handler(err);
		}
	} else {
		ERROR("Invalid FW_CONFIG address\n");
		plat_error_handler(err);
	}

	/* The BL2 ep_info arg0 is modified to point to FW_CONFIG */
	desc = bl1_plat_get_image_desc(BL2_IMAGE_ID);
	assert(desc != NULL);
	desc->ep_info.args.arg0 = fw_config_info->config_addr;
201

202
203
204
205
#if TRUSTED_BOARD_BOOT
	/* Share the Mbed TLS heap info with other images */
	arm_bl1_set_mbedtls_heap();
#endif /* TRUSTED_BOARD_BOOT */
206

207
208
209
210
	/*
	 * Allow access to the System counter timer module and program
	 * counter frequency for non secure images during FWU
	 */
211
#ifdef ARM_SYS_TIMCTL_BASE
212
	arm_configure_sys_timer();
213
#endif
214
#if (ARM_ARCH_MAJOR > 7) || defined(ARMV7_SUPPORTS_GENERIC_TIMER)
215
	write_cntfrq_el0(plat_get_syscnt_freq2());
216
#endif
217
218
}

219
220
void bl1_plat_prepare_exit(entry_point_info_t *ep_info)
{
221
222
#if !ARM_DISABLE_TRUSTED_WDOG
	/* Disable watchdog before leaving BL1 */
223
	plat_arm_secure_wdt_stop();
224
225
#endif

226
227
228
229
230
231
#ifdef EL3_PAYLOAD_BASE
	/*
	 * Program the EL3 payload's entry point address into the CPUs mailbox
	 * in order to release secondary CPUs from their holding pen and make
	 * them jump there.
	 */
232
	plat_arm_program_trusted_mailbox(ep_info->pc);
233
234
235
236
	dsbsy();
	sev();
#endif
}
237

238
239
240
241
/*
 * On Arm platforms, the FWU process is triggered when the FIP image has
 * been tampered with.
 */
242
bool plat_arm_bl1_fwu_needed(void)
243
{
244
	return !arm_io_is_toc_valid();
245
246
}

247
248
249
250
251
252
/*******************************************************************************
 * The following function checks if Firmware update is needed,
 * by checking if TOC in FIP image is valid or not.
 ******************************************************************************/
unsigned int bl1_plat_get_next_image_id(void)
{
253
	return  is_fwu_needed ? NS_BL1U_IMAGE_ID : BL2_IMAGE_ID;
254
}