bl2_entrypoint.S 3.2 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
#include <arch.h>
8
#include <asm_macros.S>
9
#include <bl_common.h>
10
11
12
13
14
15


	.globl	bl2_entrypoint



16
func bl2_entrypoint
17
	/*---------------------------------------------
18
19
	 * Save arguments x0 - x3 from BL1 for future
	 * use.
20
	 * ---------------------------------------------
21
	 */
22
23
24
25
	mov	x20, x0
	mov	x21, x1
	mov	x22, x2
	mov	x23, x3
26

27
28
29
30
31
32
	/* ---------------------------------------------
	 * Set the exception vector to something sane.
	 * ---------------------------------------------
	 */
	adr	x0, early_exceptions
	msr	vbar_el1, x0
33
34
35
36
37
38
39
40
	isb

	/* ---------------------------------------------
	 * Enable the SError interrupt now that the
	 * exception vectors have been setup.
	 * ---------------------------------------------
	 */
	msr	daifclr, #DAIF_ABT_BIT
41
42

	/* ---------------------------------------------
43
44
	 * Enable the instruction cache, stack pointer
	 * and data access alignment checks
45
46
	 * ---------------------------------------------
	 */
47
	mov	x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT)
48
	mrs	x0, sctlr_el1
49
	orr	x0, x0, x1
50
51
52
	msr	sctlr_el1, x0
	isb

53
54
55
56
57
58
59
60
61
62
63
64
65
66
	/* ---------------------------------------------
	 * Invalidate the RW memory used by the BL2
	 * image. This includes the data and NOBITS
	 * sections. This is done to safeguard against
	 * possible corruption of this memory by dirty
	 * cache lines in a system cache as a result of
	 * use by an earlier boot loader stage.
	 * ---------------------------------------------
	 */
	adr	x0, __RW_START__
	adr	x1, __RW_END__
	sub	x1, x1, x0
	bl	inv_dcache_range

67
68
69
70
71
72
73
74
	/* ---------------------------------------------
	 * Zero out NOBITS sections. There are 2 of them:
	 *   - the .bss section;
	 *   - the coherent memory section.
	 * ---------------------------------------------
	 */
	ldr	x0, =__BSS_START__
	ldr	x1, =__BSS_SIZE__
75
	bl	zeromem
76

77
#if USE_COHERENT_MEM
78
79
	ldr	x0, =__COHERENT_RAM_START__
	ldr	x1, =__COHERENT_RAM_UNALIGNED_SIZE__
80
	bl	zeromem
81
#endif
82

83
	/* --------------------------------------------
84
85
86
87
88
	 * Allocate a stack whose memory will be marked
	 * as Normal-IS-WBWA when the MMU is enabled.
	 * There is no risk of reading stale stack
	 * memory after enabling the MMU as only the
	 * primary cpu is running at the moment.
89
90
	 * --------------------------------------------
	 */
91
	bl	plat_set_my_stack
92

93
94
95
96
97
98
99
100
101
	/* ---------------------------------------------
	 * Initialize the stack protector canary before
	 * any C code is called.
	 * ---------------------------------------------
	 */
#if STACK_PROTECTOR_ENABLED
	bl	update_stack_protector_canary
#endif

102
103
104
105
106
	/* ---------------------------------------------
	 * Perform early platform setup & platform
	 * specific early arch. setup e.g. mmu setup
	 * ---------------------------------------------
	 */
107
	mov	x0, x20
108
109
110
111
112
	mov	x1, x21
	mov	x2, x22
	mov	x3, x23
	bl	bl2_early_platform_setup2

113
114
115
116
117
118
119
	bl	bl2_plat_arch_setup

	/* ---------------------------------------------
	 * Jump to main function.
	 * ---------------------------------------------
	 */
	bl	bl2_main
120
121
122
123
124

	/* ---------------------------------------------
	 * Should never reach this point.
	 * ---------------------------------------------
	 */
125
	no_ret	plat_panic_handler
126

127
endfunc bl2_entrypoint