bl1.ld.S 5.2 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
#include <platform_def.h>
8
#include <xlat_tables_defs.h>
9
10
11

OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
OUTPUT_ARCH(PLATFORM_LINKER_ARCH)
12
ENTRY(bl1_entrypoint)
13
14

MEMORY {
15
16
    ROM (rx): ORIGIN = BL1_RO_BASE, LENGTH = BL1_RO_LIMIT - BL1_RO_BASE
    RAM (rwx): ORIGIN = BL1_RW_BASE, LENGTH = BL1_RW_LIMIT - BL1_RW_BASE
17
18
19
20
}

SECTIONS
{
21
    . = BL1_RO_BASE;
22
    ASSERT(. == ALIGN(PAGE_SIZE),
23
24
           "BL1_RO_BASE address is not aligned on a page boundary.")

25
26
27
28
29
30
#if SEPARATE_CODE_AND_RODATA
    .text . : {
        __TEXT_START__ = .;
        *bl1_entrypoint.o(.text*)
        *(.text*)
        *(.vectors)
31
        . = ALIGN(PAGE_SIZE);
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
        __TEXT_END__ = .;
     } >ROM

    .rodata . : {
        __RODATA_START__ = .;
        *(.rodata*)

        /* Ensure 8-byte alignment for descriptors and ensure inclusion */
        . = ALIGN(8);
        __PARSER_LIB_DESCS_START__ = .;
        KEEP(*(.img_parser_lib_descs))
        __PARSER_LIB_DESCS_END__ = .;

        /*
         * Ensure 8-byte alignment for cpu_ops so that its fields are also
         * aligned. Also ensure cpu_ops inclusion.
         */
        . = ALIGN(8);
        __CPU_OPS_START__ = .;
        KEEP(*(cpu_ops))
        __CPU_OPS_END__ = .;

        /*
         * No need to pad out the .rodata section to a page boundary. Next is
         * the .data section, which can mapped in ROM with the same memory
         * attributes as the .rodata section.
         */
        __RODATA_END__ = .;
    } >ROM
#else
62
    ro . : {
63
        __RO_START__ = .;
Andrew Thoelke's avatar
Andrew Thoelke committed
64
65
        *bl1_entrypoint.o(.text*)
        *(.text*)
66
        *(.rodata*)
67

68
69
70
71
72
73
        /* Ensure 8-byte alignment for descriptors and ensure inclusion */
        . = ALIGN(8);
        __PARSER_LIB_DESCS_START__ = .;
        KEEP(*(.img_parser_lib_descs))
        __PARSER_LIB_DESCS_END__ = .;

74
75
76
77
78
79
80
81
82
        /*
         * Ensure 8-byte alignment for cpu_ops so that its fields are also
         * aligned. Also ensure cpu_ops inclusion.
         */
        . = ALIGN(8);
        __CPU_OPS_START__ = .;
        KEEP(*(cpu_ops))
        __CPU_OPS_END__ = .;

Achin Gupta's avatar
Achin Gupta committed
83
        *(.vectors)
84
        __RO_END__ = .;
85
    } >ROM
86
#endif
87

88
89
90
    ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__,
           "cpu_ops not defined for this platform.")

91
    . = BL1_RW_BASE;
92
    ASSERT(BL1_RW_BASE == ALIGN(PAGE_SIZE),
93
94
           "BL1_RW_BASE address is not aligned on a page boundary.")

95
96
    /*
     * The .data section gets copied from ROM to RAM at runtime.
97
98
     * Its LMA should be 16-byte aligned to allow efficient copying of 16-bytes
     * aligned regions in it.
99
     * Its VMA must be page-aligned as it marks the first read/write page.
100
101
102
103
     *
     * It must be placed at a lower address than the stacks if the stack
     * protector is enabled. Alternatively, the .data.stack_protector_canary
     * section can be placed independently of the main .data section.
104
     */
105
    .data . : ALIGN(16) {
106
        __DATA_RAM_START__ = .;
Andrew Thoelke's avatar
Andrew Thoelke committed
107
        *(.data*)
108
109
        __DATA_RAM_END__ = .;
    } >RAM AT>ROM
110

111
    stacks . (NOLOAD) : {
112
        __STACKS_START__ = .;
113
        *(tzfw_normal_stacks)
114
115
116
117
118
        __STACKS_END__ = .;
    } >RAM

    /*
     * The .bss section gets initialised to 0 at runtime.
119
120
     * Its base address should be 16-byte aligned for better performance of the
     * zero-initialization code.
121
122
123
     */
    .bss : ALIGN(16) {
        __BSS_START__ = .;
Andrew Thoelke's avatar
Andrew Thoelke committed
124
        *(.bss*)
125
126
127
        *(COMMON)
        __BSS_END__ = .;
    } >RAM
128

129
    /*
130
     * The xlat_table section is for full, aligned page tables (4K).
131
     * Removing them from .bss avoids forcing 4K alignment on
132
133
     * the .bss section. The tables are initialized to zero by the translation
     * tables library.
134
135
136
137
138
     */
    xlat_table (NOLOAD) : {
        *(xlat_table)
    } >RAM

139
#if USE_COHERENT_MEM
140
141
142
143
144
145
    /*
     * The base address of the coherent memory section must be page-aligned (4K)
     * to guarantee that the coherent data are stored on their own pages and
     * are not mixed with normal data.  This is required to set up the correct
     * memory attributes for the coherent data page tables.
     */
146
    coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) {
147
        __COHERENT_RAM_START__ = .;
148
        *(tzfw_coherent_mem)
149
150
151
152
153
154
        __COHERENT_RAM_END_UNALIGNED__ = .;
        /*
         * Memory page(s) mapped to this section will be marked
         * as device memory.  No other unexpected data must creep in.
         * Ensure the rest of the current memory page is unused.
         */
155
        . = ALIGN(PAGE_SIZE);
156
        __COHERENT_RAM_END__ = .;
157
    } >RAM
158
#endif
159

160
161
162
163
164
    __BL1_RAM_START__ = ADDR(.data);
    __BL1_RAM_END__ = .;

    __DATA_ROM_START__ = LOADADDR(.data);
    __DATA_SIZE__ = SIZEOF(.data);
165

166
167
    /*
     * The .data section is the last PROGBITS section so its end marks the end
168
     * of BL1's actual content in Trusted ROM.
169
     */
170
171
172
    __BL1_ROM_END__ =  __DATA_ROM_START__ + __DATA_SIZE__;
    ASSERT(__BL1_ROM_END__ <= BL1_RO_LIMIT,
           "BL1's ROM content has exceeded its limit.")
173

174
    __BSS_SIZE__ = SIZEOF(.bss);
175

176
#if USE_COHERENT_MEM
177
178
    __COHERENT_RAM_UNALIGNED_SIZE__ =
        __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
179
#endif
180

181
    ASSERT(. <= BL1_RW_LIMIT, "BL1's RW section has exceeded its limit.")
182
}