arm_gic.c 15.9 KB
Newer Older
Ian Spray's avatar
Ian Spray committed
1
/*
2
 * Copyright (c) 2014, ARM Limited and Contributors. All rights reserved.
Ian Spray's avatar
Ian Spray committed
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are met:
 *
 * Redistributions of source code must retain the above copyright notice, this
 * list of conditions and the following disclaimer.
 *
 * Redistributions in binary form must reproduce the above copyright notice,
 * this list of conditions and the following disclaimer in the documentation
 * and/or other materials provided with the distribution.
 *
 * Neither the name of ARM nor the names of its contributors may be used
 * to endorse or promote products derived from this software without specific
 * prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
 * POSSIBILITY OF SUCH DAMAGE.
 */

31
#include <arch.h>
Ian Spray's avatar
Ian Spray committed
32
#include <arch_helpers.h>
33
#include <arm_gic.h>
34
35
#include <assert.h>
#include <bl_common.h>
36
#include <debug.h>
Dan Handley's avatar
Dan Handley committed
37
38
#include <gic_v2.h>
#include <gic_v3.h>
39
#include <interrupt_mgmt.h>
40
41
#include <platform.h>
#include <stdint.h>
42

Juan Castillo's avatar
Juan Castillo committed
43
44
45
46
47
48
/* Value used to initialize Non-Secure IRQ priorities four at a time */
#define GICD_IPRIORITYR_DEF_VAL \
	(GIC_HIGHEST_NS_PRIORITY | \
	(GIC_HIGHEST_NS_PRIORITY << 8) | \
	(GIC_HIGHEST_NS_PRIORITY << 16) | \
	(GIC_HIGHEST_NS_PRIORITY << 24))
49
50
51
52
53
54
55

static unsigned int g_gicc_base;
static unsigned int g_gicd_base;
static unsigned long g_gicr_base;
static const unsigned int *g_irq_sec_ptr;
static unsigned int g_num_irqs;

Ian Spray's avatar
Ian Spray committed
56
57
58
59
60
61
62

/*******************************************************************************
 * This function does some minimal GICv3 configuration. The Firmware itself does
 * not fully support GICv3 at this time and relies on GICv2 emulation as
 * provided by GICv3. This function allows software (like Linux) in later stages
 * to use full GICv3 features.
 ******************************************************************************/
63
static void gicv3_cpuif_setup(void)
Ian Spray's avatar
Ian Spray committed
64
{
65
66
	unsigned int scr_val, val;
	uintptr_t base;
Ian Spray's avatar
Ian Spray committed
67
68
69
70
71
72
73
74
75

	/*
	 * When CPUs come out of reset they have their GICR_WAKER.ProcessorSleep
	 * bit set. In order to allow interrupts to get routed to the CPU we
	 * need to clear this bit if set and wait for GICR_WAKER.ChildrenAsleep
	 * to clear (GICv3 Architecture specification 5.4.23).
	 * GICR_WAKER is NOT banked per CPU, compute the correct base address
	 * per CPU.
	 */
76
77
	assert(g_gicr_base);
	base = gicv3_get_rdist(g_gicr_base, read_mpidr());
78
79
80
81
82
83
84
	if (base == (uintptr_t)NULL) {
		/* No re-distributor base address. This interface cannot be
		 * configured.
		 */
		panic();
	}

Ian Spray's avatar
Ian Spray committed
85
86
87
88
89
90
91
92
	val = gicr_read_waker(base);

	val &= ~WAKER_PS;
	gicr_write_waker(base, val);
	dsb();

	/* We need to wait for ChildrenAsleep to clear. */
	val = gicr_read_waker(base);
93
	while (val & WAKER_CA)
Ian Spray's avatar
Ian Spray committed
94
95
96
97
98
99
100
101
		val = gicr_read_waker(base);

	/*
	 * We need to set SCR_EL3.NS in order to see GICv3 non-secure state.
	 * Restore SCR_EL3.NS again before exit.
	 */
	scr_val = read_scr();
	write_scr(scr_val | SCR_NS_BIT);
102
	isb();	/* ensure NS=1 takes effect before accessing ICC_SRE_EL2 */
Ian Spray's avatar
Ian Spray committed
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118

	/*
	 * By default EL2 and NS-EL1 software should be able to enable GICv3
	 * System register access without any configuration at EL3. But it turns
	 * out that GICC PMR as set in GICv2 mode does not affect GICv3 mode. So
	 * we need to set it here again. In order to do that we need to enable
	 * register access. We leave it enabled as it should be fine and might
	 * prevent problems with later software trying to access GIC System
	 * Registers.
	 */
	val = read_icc_sre_el3();
	write_icc_sre_el3(val | ICC_SRE_EN | ICC_SRE_SRE);

	val = read_icc_sre_el2();
	write_icc_sre_el2(val | ICC_SRE_EN | ICC_SRE_SRE);

119
	write_icc_pmr_el1(GIC_PRI_MASK);
120
	isb();	/* commit ICC_* changes before setting NS=0 */
Ian Spray's avatar
Ian Spray committed
121
122
123

	/* Restore SCR_EL3 */
	write_scr(scr_val);
124
	isb();	/* ensure NS=0 takes effect immediately */
Ian Spray's avatar
Ian Spray committed
125
126
127
128
129
130
}

/*******************************************************************************
 * This function does some minimal GICv3 configuration when cores go
 * down.
 ******************************************************************************/
131
static void gicv3_cpuif_deactivate(void)
Ian Spray's avatar
Ian Spray committed
132
{
133
134
	unsigned int val;
	uintptr_t base;
Ian Spray's avatar
Ian Spray committed
135
136
137
138
139
140
141
142

	/*
	 * When taking CPUs down we need to set GICR_WAKER.ProcessorSleep and
	 * wait for GICR_WAKER.ChildrenAsleep to get set.
	 * (GICv3 Architecture specification 5.4.23).
	 * GICR_WAKER is NOT banked per CPU, compute the correct base address
	 * per CPU.
	 */
143
144
	assert(g_gicr_base);
	base = gicv3_get_rdist(g_gicr_base, read_mpidr());
145
146
147
148
149
150
151
	if (base == (uintptr_t)NULL) {
		/* No re-distributor base address. This interface cannot be
		 * configured.
		 */
		panic();
	}

Ian Spray's avatar
Ian Spray committed
152
153
154
155
156
157
158
	val = gicr_read_waker(base);
	val |= WAKER_PS;
	gicr_write_waker(base, val);
	dsb();

	/* We need to wait for ChildrenAsleep to set. */
	val = gicr_read_waker(base);
159
	while ((val & WAKER_CA) == 0)
Ian Spray's avatar
Ian Spray committed
160
161
162
163
164
165
166
167
		val = gicr_read_waker(base);
}


/*******************************************************************************
 * Enable secure interrupts and use FIQs to route them. Disable legacy bypass
 * and set the priority mask register to allow all interrupts to trickle in.
 ******************************************************************************/
168
void arm_gic_cpuif_setup(void)
Ian Spray's avatar
Ian Spray committed
169
170
171
{
	unsigned int val;

172
173
	assert(g_gicc_base);
	val = gicc_read_iidr(g_gicc_base);
Ian Spray's avatar
Ian Spray committed
174
175
176
177
178
179

	/*
	 * If GICv3 we need to do a bit of additional setup. We want to
	 * allow default GICv2 behaviour but allow the next stage to
	 * enable full gicv3 features.
	 */
180
	if (((val >> GICC_IIDR_ARCH_SHIFT) & GICC_IIDR_ARCH_MASK) >= 3)
Ian Spray's avatar
Ian Spray committed
181
182
183
184
185
		gicv3_cpuif_setup();

	val = ENABLE_GRP0 | FIQ_EN | FIQ_BYP_DIS_GRP0;
	val |= IRQ_BYP_DIS_GRP0 | FIQ_BYP_DIS_GRP1 | IRQ_BYP_DIS_GRP1;

186
187
	gicc_write_pmr(g_gicc_base, GIC_PRI_MASK);
	gicc_write_ctlr(g_gicc_base, val);
Ian Spray's avatar
Ian Spray committed
188
189
190
191
192
193
}

/*******************************************************************************
 * Place the cpu interface in a state where it can never make a cpu exit wfi as
 * as result of an asserted interrupt. This is critical for powering down a cpu
 ******************************************************************************/
194
void arm_gic_cpuif_deactivate(void)
Ian Spray's avatar
Ian Spray committed
195
196
197
198
{
	unsigned int val;

	/* Disable secure, non-secure interrupts and disable their bypass */
199
200
	assert(g_gicc_base);
	val = gicc_read_ctlr(g_gicc_base);
Ian Spray's avatar
Ian Spray committed
201
202
203
	val &= ~(ENABLE_GRP0 | ENABLE_GRP1);
	val |= FIQ_BYP_DIS_GRP1 | FIQ_BYP_DIS_GRP0;
	val |= IRQ_BYP_DIS_GRP0 | IRQ_BYP_DIS_GRP1;
204
	gicc_write_ctlr(g_gicc_base, val);
Ian Spray's avatar
Ian Spray committed
205

206
	val = gicc_read_iidr(g_gicc_base);
Ian Spray's avatar
Ian Spray committed
207
208
209
210
211

	/*
	 * If GICv3 we need to do a bit of additional setup. Make sure the
	 * RDIST is put to sleep.
	 */
212
	if (((val >> GICC_IIDR_ARCH_SHIFT) & GICC_IIDR_ARCH_MASK) >= 3)
Ian Spray's avatar
Ian Spray committed
213
214
215
216
217
218
219
		gicv3_cpuif_deactivate();
}

/*******************************************************************************
 * Per cpu gic distributor setup which will be done by all cpus after a cold
 * boot/hotplug. This marks out the secure interrupts & enables them.
 ******************************************************************************/
220
void arm_gic_pcpu_distif_setup(void)
Ian Spray's avatar
Ian Spray committed
221
{
222
	unsigned int index, irq_num, sec_ppi_sgi_mask;
223
224

	assert(g_gicd_base);
Juan Castillo's avatar
Juan Castillo committed
225
226
227
228
229
230
231

	/* Setup PPI priorities doing four at a time */
	for (index = 0; index < 32; index += 4) {
		gicd_write_ipriorityr(g_gicd_base, index,
				GICD_IPRIORITYR_DEF_VAL);
	}

232
	assert(g_irq_sec_ptr);
233
	sec_ppi_sgi_mask = 0;
234
235
236
	for (index = 0; index < g_num_irqs; index++) {
		irq_num = g_irq_sec_ptr[index];
		if (irq_num < MIN_SPI_ID) {
237
238
			/* We have an SGI or a PPI. They are Group0 at reset */
			sec_ppi_sgi_mask |= 1U << irq_num;
239
240
241
242
243
			gicd_set_ipriorityr(g_gicd_base, irq_num,
				GIC_HIGHEST_SEC_PRIORITY);
			gicd_set_isenabler(g_gicd_base, irq_num);
		}
	}
244
245
246
247
248
249
250
251

	/*
	 * Invert the bitmask to create a mask for non-secure PPIs and
	 * SGIs. Program the GICD_IGROUPR0 with this bit mask. This write will
	 * update the GICR_IGROUPR0 as well in case we are running on a GICv3
	 * system. This is critical if GICD_CTLR.ARE_NS=1.
	 */
	gicd_write_igroupr(g_gicd_base, 0, ~sec_ppi_sgi_mask);
Ian Spray's avatar
Ian Spray committed
252
253
}

Juan Castillo's avatar
Juan Castillo committed
254
255
256
257
258
259
260
261
262
263
264
/*******************************************************************************
 * Get the current CPU bit mask from GICD_ITARGETSR0
 ******************************************************************************/
static unsigned int arm_gic_get_cpuif_id(void)
{
	unsigned int val;

	val = gicd_read_itargetsr(g_gicd_base, 0);
	return val & GIC_TARGET_CPU_MASK;
}

Ian Spray's avatar
Ian Spray committed
265
266
267
268
269
/*******************************************************************************
 * Global gic distributor setup which will be done by the primary cpu after a
 * cold boot. It marks out the secure SPIs, PPIs & SGIs and enables them. It
 * then enables the secure GIC distributor interface.
 ******************************************************************************/
270
static void arm_gic_distif_setup(void)
Ian Spray's avatar
Ian Spray committed
271
{
272
	unsigned int num_ints, ctlr, index, irq_num;
Juan Castillo's avatar
Juan Castillo committed
273
	uint8_t target_cpu;
Ian Spray's avatar
Ian Spray committed
274
275

	/* Disable the distributor before going further */
276
277
	assert(g_gicd_base);
	ctlr = gicd_read_ctlr(g_gicd_base);
Ian Spray's avatar
Ian Spray committed
278
	ctlr &= ~(ENABLE_GRP0 | ENABLE_GRP1);
279
	gicd_write_ctlr(g_gicd_base, ctlr);
Ian Spray's avatar
Ian Spray committed
280
281

	/*
Juan Castillo's avatar
Juan Castillo committed
282
283
	 * Mark out non-secure SPI interrupts. The number of interrupts is
	 * calculated as 32 * (IT_LINES + 1). We do 32 at a time.
Ian Spray's avatar
Ian Spray committed
284
	 */
285
	num_ints = gicd_read_typer(g_gicd_base) & IT_LINES_NO_MASK;
Juan Castillo's avatar
Juan Castillo committed
286
287
288
289
290
291
292
293
294
295
296
297
	num_ints = (num_ints + 1) << 5;
	for (index = MIN_SPI_ID; index < num_ints; index += 32)
		gicd_write_igroupr(g_gicd_base, index, ~0);

	/* Setup SPI priorities doing four at a time */
	for (index = MIN_SPI_ID; index < num_ints; index += 4) {
		gicd_write_ipriorityr(g_gicd_base, index,
				GICD_IPRIORITYR_DEF_VAL);
	}

	/* Read the target CPU mask */
	target_cpu = arm_gic_get_cpuif_id();
Ian Spray's avatar
Ian Spray committed
298

Juan Castillo's avatar
Juan Castillo committed
299
	/* Configure SPI secure interrupts now */
300
301
302
303
304
305
306
307
	assert(g_irq_sec_ptr);
	for (index = 0; index < g_num_irqs; index++) {
		irq_num = g_irq_sec_ptr[index];
		if (irq_num >= MIN_SPI_ID) {
			/* We have an SPI */
			gicd_clr_igroupr(g_gicd_base, irq_num);
			gicd_set_ipriorityr(g_gicd_base, irq_num,
				GIC_HIGHEST_SEC_PRIORITY);
Juan Castillo's avatar
Juan Castillo committed
308
			gicd_set_itargetsr(g_gicd_base, irq_num, target_cpu);
309
310
311
			gicd_set_isenabler(g_gicd_base, irq_num);
		}
	}
Juan Castillo's avatar
Juan Castillo committed
312
313
314
315
316
317

	/*
	 * Configure the SGI and PPI. This is done in a separated function
	 * because each CPU is responsible for initializing its own private
	 * interrupts.
	 */
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
	arm_gic_pcpu_distif_setup();

	gicd_write_ctlr(g_gicd_base, ctlr | ENABLE_GRP0);
}

/*******************************************************************************
 * Initialize the ARM GIC driver with the provided platform inputs
******************************************************************************/
void arm_gic_init(unsigned int gicc_base,
		unsigned int gicd_base,
		unsigned long gicr_base,
		const unsigned int *irq_sec_ptr,
		unsigned int num_irqs
		)
{
Juan Castillo's avatar
Juan Castillo committed
333
334
	unsigned int val;

335
336
337
	assert(gicc_base);
	assert(gicd_base);
	assert(irq_sec_ptr);
Juan Castillo's avatar
Juan Castillo committed
338

339
340
	g_gicc_base = gicc_base;
	g_gicd_base = gicd_base;
Juan Castillo's avatar
Juan Castillo committed
341
342
343
344
345
346
347
348

	val = gicc_read_iidr(g_gicc_base);

	if (((val >> GICC_IIDR_ARCH_SHIFT) & GICC_IIDR_ARCH_MASK) >= 3) {
		assert(gicr_base);
		g_gicr_base = gicr_base;
	}

349
350
	g_irq_sec_ptr = irq_sec_ptr;
	g_num_irqs = num_irqs;
Ian Spray's avatar
Ian Spray committed
351
352
}

353
354
355
356
/*******************************************************************************
 * Setup the ARM GIC CPU and distributor interfaces.
******************************************************************************/
void arm_gic_setup(void)
Ian Spray's avatar
Ian Spray committed
357
{
358
359
	arm_gic_cpuif_setup();
	arm_gic_distif_setup();
Ian Spray's avatar
Ian Spray committed
360
}
361
362
363
364

/*******************************************************************************
 * An ARM processor signals interrupt exceptions through the IRQ and FIQ pins.
 * The interrupt controller knows which pin/line it uses to signal a type of
365
366
367
368
369
370
 * interrupt. This function provides a common implementation of
 * plat_interrupt_type_to_line() in an ARM GIC environment for optional re-use
 * across platforms. It lets the interrupt management framework determine
 * for a type of interrupt and security state, which line should be used in the
 * SCR_EL3 to control its routing to EL3. The interrupt line is represented as
 * the bit position of the IRQ or FIQ bit in the SCR_EL3.
371
 ******************************************************************************/
372
373
uint32_t arm_gic_interrupt_type_to_line(uint32_t type,
				uint32_t security_state)
374
375
376
377
378
{
	assert(type == INTR_TYPE_S_EL1 ||
	       type == INTR_TYPE_EL3 ||
	       type == INTR_TYPE_NS);

379
	assert(sec_state_is_valid(security_state));
380
381
382
383
384
385

	/*
	 * We ignore the security state parameter under the assumption that
	 * both normal and secure worlds are using ARM GICv2. This parameter
	 * will be used when the secure world starts using GICv3.
	 */
386
387
#if ARM_GIC_ARCH == 2
	return gicv2_interrupt_type_to_line(g_gicc_base, type);
388
#else
389
390
#error "Invalid ARM GIC architecture version specified for platform port"
#endif /* ARM_GIC_ARCH */
391
392
}

393
#if ARM_GIC_ARCH == 2
394
395
396
397
398
/*******************************************************************************
 * This function returns the type of the highest priority pending interrupt at
 * the GIC cpu interface. INTR_TYPE_INVAL is returned when there is no
 * interrupt pending.
 ******************************************************************************/
399
uint32_t arm_gic_get_pending_interrupt_type(void)
400
{
401
	uint32_t id;
402

403
404
	assert(g_gicc_base);
	id = gicc_read_hppir(g_gicc_base);
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420

	/* Assume that all secure interrupts are S-EL1 interrupts */
	if (id < 1022)
		return INTR_TYPE_S_EL1;

	if (id == GIC_SPURIOUS_INTERRUPT)
		return INTR_TYPE_INVAL;

	return INTR_TYPE_NS;
}

/*******************************************************************************
 * This function returns the id of the highest priority pending interrupt at
 * the GIC cpu interface. INTR_ID_UNAVAILABLE is returned when there is no
 * interrupt pending.
 ******************************************************************************/
421
uint32_t arm_gic_get_pending_interrupt_id(void)
422
{
423
	uint32_t id;
424

425
426
	assert(g_gicc_base);
	id = gicc_read_hppir(g_gicc_base);
427
428
429
430
431
432
433
434
435
436
437

	if (id < 1022)
		return id;

	if (id == 1023)
		return INTR_ID_UNAVAILABLE;

	/*
	 * Find out which non-secure interrupt it is under the assumption that
	 * the GICC_CTLR.AckCtl bit is 0.
	 */
438
	return gicc_read_ahppir(g_gicc_base);
439
440
441
442
443
444
}

/*******************************************************************************
 * This functions reads the GIC cpu interface Interrupt Acknowledge register
 * to start handling the pending interrupt. It returns the contents of the IAR.
 ******************************************************************************/
445
uint32_t arm_gic_acknowledge_interrupt(void)
446
{
447
448
	assert(g_gicc_base);
	return gicc_read_IAR(g_gicc_base);
449
450
451
452
453
454
}

/*******************************************************************************
 * This functions writes the GIC cpu interface End Of Interrupt register with
 * the passed value to finish handling the active interrupt
 ******************************************************************************/
455
void arm_gic_end_of_interrupt(uint32_t id)
456
{
457
458
	assert(g_gicc_base);
	gicc_write_EOIR(g_gicc_base, id);
459
460
461
462
463
464
465
}

/*******************************************************************************
 * This function returns the type of the interrupt id depending upon the group
 * this interrupt has been configured under by the interrupt controller i.e.
 * group0 or group1.
 ******************************************************************************/
466
uint32_t arm_gic_get_interrupt_type(uint32_t id)
467
468
469
{
	uint32_t group;

470
471
	assert(g_gicd_base);
	group = gicd_get_igroupr(g_gicd_base, id);
472
473
474
475
476
477
478
479
480

	/* Assume that all secure interrupts are S-EL1 interrupts */
	if (group == GRP0)
		return INTR_TYPE_S_EL1;
	else
		return INTR_TYPE_NS;
}

#else
481
482
#error "Invalid ARM GIC architecture version specified for platform port"
#endif /* ARM_GIC_ARCH */