tegra_bl31_setup.c 12.3 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
8
9
10
11
12
13
#include <assert.h>
#include <errno.h>
#include <stddef.h>
#include <string.h>

#include <platform_def.h>

14
15
#include <arch.h>
#include <arch_helpers.h>
16
17
18
#include <bl31/bl31.h>
#include <common/bl_common.h>
#include <common/debug.h>
19
#include <cortex_a53.h>
20
#include <cortex_a57.h>
21
#include <denver.h>
22
23
24
25
26
27
#include <drivers/console.h>
#include <lib/mmio.h>
#include <lib/utils.h>
#include <lib/utils_def.h>
#include <plat/common/platform.h>

28
#include <memctrl.h>
29
#include <tegra_def.h>
30
#include <tegra_platform.h>
31
32
#include <tegra_private.h>

33
34
35
/* length of Trusty's input parameters (in bytes) */
#define TRUSTY_PARAMS_LEN_BYTES	(4096*2)

36
extern void memcpy16(void *dest, const void *src, unsigned int length);
37

38
39
40
41
/*******************************************************************************
 * Declarations of linker defined symbols which will help us find the layout
 * of trusted SRAM
 ******************************************************************************/
42

43
44
45
46
47
48
IMPORT_SYM(uint64_t, __RW_START__,	BL31_RW_START);
IMPORT_SYM(uint64_t, __RW_END__,	BL31_RW_END);
IMPORT_SYM(uint64_t, __RODATA_START__,	BL31_RODATA_BASE);
IMPORT_SYM(uint64_t, __RODATA_END__,	BL31_RODATA_END);
IMPORT_SYM(uint64_t, __TEXT_START__,	TEXT_START);
IMPORT_SYM(uint64_t, __TEXT_END__,	TEXT_END);
49
50

extern uint64_t tegra_bl31_phys_base;
51
extern uint64_t tegra_console_base;
52

Varun Wadekar's avatar
Varun Wadekar committed
53
static entry_point_info_t bl33_image_ep_info, bl32_image_ep_info;
54
static plat_params_from_bl2_t plat_bl31_params_from_bl2 = {
55
	.tzdram_size = TZDRAM_SIZE
56
};
57
58
static unsigned long bl32_mem_size;
static unsigned long bl32_boot_params;
59
60
61
62
63
64

/*******************************************************************************
 * This variable holds the non-secure image entry address
 ******************************************************************************/
extern uint64_t ns_image_entrypoint;

65
66
67
68
69
/*******************************************************************************
 * The following platform setup functions are weakly defined. They
 * provide typical implementations that will be overridden by a SoC.
 ******************************************************************************/
#pragma weak plat_early_platform_setup
70
71
#pragma weak plat_get_bl31_params
#pragma weak plat_get_bl31_plat_params
72
73
74
75
76
77

void plat_early_platform_setup(void)
{
	; /* do nothing */
}

78
struct tegra_bl31_params *plat_get_bl31_params(void)
79
80
81
82
83
84
85
86
87
{
	return NULL;
}

plat_params_from_bl2_t *plat_get_bl31_plat_params(void)
{
	return NULL;
}

88
89
90
91
92
93
94
/*******************************************************************************
 * Return a pointer to the 'entry_point_info' structure of the next image for
 * security state specified. BL33 corresponds to the non-secure image type
 * while BL32 corresponds to the secure image type.
 ******************************************************************************/
entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
{
95
	entry_point_info_t *ep =  NULL;
96

97
	/* return BL32 entry point info if it is valid */
98
99
100
101
102
	if (type == NON_SECURE) {
		ep = &bl33_image_ep_info;
	} else if ((type == SECURE) && (bl32_image_ep_info.pc != 0U)) {
		ep = &bl32_image_ep_info;
	}
Varun Wadekar's avatar
Varun Wadekar committed
103

104
	return ep;
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
}

/*******************************************************************************
 * Return a pointer to the 'plat_params_from_bl2_t' structure. The BL2 image
 * passes this platform specific information.
 ******************************************************************************/
plat_params_from_bl2_t *bl31_get_plat_params(void)
{
	return &plat_bl31_params_from_bl2;
}

/*******************************************************************************
 * Perform any BL31 specific platform actions. Populate the BL33 and BL32 image
 * info.
 ******************************************************************************/
120
121
void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
				u_register_t arg2, u_register_t arg3)
122
{
123
124
	struct tegra_bl31_params *arg_from_bl2 = (struct tegra_bl31_params *) arg0;
	plat_params_from_bl2_t *plat_params = (plat_params_from_bl2_t *)arg1;
125
126
	image_info_t bl32_img_info = { {0} };
	uint64_t tzdram_start, tzdram_end, bl32_start, bl32_end;
127
	uint32_t console_clock;
128

129
130
131
132
133
134
	/*
	 * For RESET_TO_BL31 systems, BL31 is the first bootloader to run so
	 * there's no argument to relay from a previous bootloader. Platforms
	 * might use custom ways to get arguments, so provide handlers which
	 * they can override.
	 */
135
	if (arg_from_bl2 == NULL) {
136
		arg_from_bl2 = plat_get_bl31_params();
137
138
	}
	if (plat_params == NULL) {
139
		plat_params = plat_get_bl31_plat_params();
140
	}
141

142
	/*
Varun Wadekar's avatar
Varun Wadekar committed
143
	 * Copy BL3-3, BL3-2 entry point information.
144
145
	 * They are stored in Secure RAM, in BL2's address space.
	 */
146
147
	assert(arg_from_bl2 != NULL);
	assert(arg_from_bl2->bl33_ep_info != NULL);
148
149
	bl33_image_ep_info = *arg_from_bl2->bl33_ep_info;

150
	if (arg_from_bl2->bl32_ep_info != NULL) {
151
152
153
		bl32_image_ep_info = *arg_from_bl2->bl32_ep_info;
		bl32_mem_size = arg_from_bl2->bl32_ep_info->args.arg0;
		bl32_boot_params = arg_from_bl2->bl32_ep_info->args.arg2;
154
	}
155
156

	/*
157
	 * Parse platform specific parameters - TZDRAM aperture base and size
158
	 */
159
	assert(plat_params != NULL);
160
161
	plat_bl31_params_from_bl2.tzdram_base = plat_params->tzdram_base;
	plat_bl31_params_from_bl2.tzdram_size = plat_params->tzdram_size;
162
	plat_bl31_params_from_bl2.uart_id = plat_params->uart_id;
163
	plat_bl31_params_from_bl2.l2_ecc_parity_prot_dis = plat_params->l2_ecc_parity_prot_dis;
164

165
166
167
168
	/*
	 * It is very important that we run either from TZDRAM or TZSRAM base.
	 * Add an explicit check here.
	 */
169
170
	if ((plat_bl31_params_from_bl2.tzdram_base != (uint64_t)BL31_BASE) &&
	    (TEGRA_TZRAM_BASE != BL31_BASE)) {
171
		panic();
172
	}
173

174
175
176
	/*
	 * Reference clock used by the FPGAs is a lot slower.
	 */
177
	if (tegra_platform_is_fpga()) {
178
179
180
181
182
		console_clock = TEGRA_BOOT_UART_CLK_13_MHZ;
	} else {
		console_clock = TEGRA_BOOT_UART_CLK_408_MHZ;
	}

183
184
185
186
187
188
	/*
	 * Get the base address of the UART controller to be used for the
	 * console
	 */
	tegra_console_base = plat_get_console_from_id(plat_params->uart_id);

189
	if (tegra_console_base != 0U) {
190
191
192
		/*
		 * Configure the UART port to be used as the console
		 */
193
		(void)console_init(tegra_console_base, console_clock,
194
			     TEGRA_CONSOLE_BAUDRATE);
195
	}
196

Steven Kao's avatar
Steven Kao committed
197
198
199
200
201
	/*
	 * Initialize delay timer
	 */
	tegra_delay_timer_init();

202
203
204
205
	/*
	 * Do initial security configuration to allow DRAM/device access.
	 */
	tegra_memctrl_tzdram_setup(plat_bl31_params_from_bl2.tzdram_base,
206
			(uint32_t)plat_bl31_params_from_bl2.tzdram_size);
207

208
209
210
211
212
	/*
	 * The previous bootloader might not have placed the BL32 image
	 * inside the TZDRAM. We check the BL32 image info to find out
	 * the base/PC values and relocate the image if necessary.
	 */
213
	if (arg_from_bl2->bl32_image_info != NULL) {
214

215
		bl32_img_info = *arg_from_bl2->bl32_image_info;
216
217
218
219
220
221
222
223
224
225
226
227
228
229

		/* Relocate BL32 if it resides outside of the TZDRAM */
		tzdram_start = plat_bl31_params_from_bl2.tzdram_base;
		tzdram_end = plat_bl31_params_from_bl2.tzdram_base +
				plat_bl31_params_from_bl2.tzdram_size;
		bl32_start = bl32_img_info.image_base;
		bl32_end = bl32_img_info.image_base + bl32_img_info.image_size;

		assert(tzdram_end > tzdram_start);
		assert(bl32_end > bl32_start);
		assert(bl32_image_ep_info.pc > tzdram_start);
		assert(bl32_image_ep_info.pc < tzdram_end);

		/* relocate BL32 */
230
		if ((bl32_start >= tzdram_end) || (bl32_end <= tzdram_start)) {
231
232
233

			INFO("Relocate BL32 to TZDRAM\n");

234
			(void)memcpy16((void *)(uintptr_t)bl32_image_ep_info.pc,
235
236
237
238
				 (void *)(uintptr_t)bl32_start,
				 bl32_img_info.image_size);

			/* clean up non-secure intermediate buffer */
239
			zeromem((void *)(uintptr_t)bl32_start,
240
241
242
243
				bl32_img_info.image_size);
		}
	}

244
245
	/* Early platform setup for Tegra SoCs */
	plat_early_platform_setup();
246

247
248
249
	INFO("BL3-1: Boot CPU: %s Processor [%lx]\n",
	     (((read_midr() >> MIDR_IMPL_SHIFT) & MIDR_IMPL_MASK)
	      == DENVER_IMPL) ? "Denver" : "ARM", read_mpidr());
250
251
}

252
253
254
255
256
257
#ifdef SPD_trusty
void plat_trusty_set_boot_args(aapcs64_params_t *args)
{
	args->arg0 = bl32_mem_size;
	args->arg1 = bl32_boot_params;
	args->arg2 = TRUSTY_PARAMS_LEN_BYTES;
258
259
260
261
262

	/* update EKS size */
	if (args->arg4 != 0U) {
		args->arg2 = args->arg4;
	}
263
264
265
}
#endif

266
267
268
269
270
/*******************************************************************************
 * Initialize the gic, configure the SCR.
 ******************************************************************************/
void bl31_platform_setup(void)
{
271
272
273
	/* Initialize the gic cpu and distributor interfaces */
	plat_gic_setup();

274
275
276
277
278
279
280
281
282
283
	/*
	 * Setup secondary CPU POR infrastructure.
	 */
	plat_secondary_setup();

	/*
	 * Initial Memory Controller configuration.
	 */
	tegra_memctrl_setup();

284
285
286
287
288
289
	/*
	 * Set up the TZRAM memory aperture to allow only secure world
	 * access
	 */
	tegra_memctrl_tzram_setup(TEGRA_TZRAM_BASE, TEGRA_TZRAM_SIZE);

290
	INFO("BL3-1: Tegra platform setup complete\n");
291
292
}

Varun Wadekar's avatar
Varun Wadekar committed
293
294
295
296
297
/*******************************************************************************
 * Perform any BL3-1 platform runtime setup prior to BL3-1 cold boot exit
 ******************************************************************************/
void bl31_plat_runtime_setup(void)
{
298
299
300
301
302
303
304
305
306
307
	/*
	 * During boot, USB3 and flash media (SDMMC/SATA) devices need
	 * access to IRAM. Because these clients connect to the MC and
	 * do not have a direct path to the IRAM, the MC implements AHB
	 * redirection during boot to allow path to IRAM. In this mode
	 * accesses to a programmed memory address aperture are directed
	 * to the AHB bus, allowing access to the IRAM. This mode must be
	 * disabled before we jump to the non-secure world.
	 */
	tegra_memctrl_disable_ahb_redirection();
Varun Wadekar's avatar
Varun Wadekar committed
308
309
}

310
311
312
313
314
315
/*******************************************************************************
 * Perform the very early platform specific architectural setup here. At the
 * moment this only intializes the mmu in a quick and dirty way.
 ******************************************************************************/
void bl31_plat_arch_setup(void)
{
316
317
318
319
320
321
	uint64_t rw_start = BL31_RW_START;
	uint64_t rw_size = BL31_RW_END - BL31_RW_START;
	uint64_t rodata_start = BL31_RODATA_BASE;
	uint64_t rodata_size = BL31_RODATA_END - BL31_RODATA_BASE;
	uint64_t code_base = TEXT_START;
	uint64_t code_size = TEXT_END - TEXT_START;
322
323
	const mmap_region_t *plat_mmio_map = NULL;
#if USE_COHERENT_MEM
324
	uint32_t coh_start, coh_size;
325
#endif
326
	const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params();
327
328

	/* add memory regions */
329
330
	mmap_add_region(rw_start, rw_start,
			rw_size,
331
			MT_MEMORY | MT_RW | MT_SECURE);
332
333
334
335
336
337
	mmap_add_region(rodata_start, rodata_start,
			rodata_size,
			MT_RO_DATA | MT_SECURE);
	mmap_add_region(code_base, code_base,
			code_size,
			MT_CODE | MT_SECURE);
338

339
340
341
342
343
344
345
346
	/* map TZDRAM used by BL31 as coherent memory */
	if (TEGRA_TZRAM_BASE == tegra_bl31_phys_base) {
		mmap_add_region(params_from_bl2->tzdram_base,
				params_from_bl2->tzdram_base,
				BL31_SIZE,
				MT_DEVICE | MT_RW | MT_SECURE);
	}

347
#if USE_COHERENT_MEM
348
349
	coh_start = total_base + (BL_COHERENT_RAM_BASE - BL31_RO_BASE);
	coh_size = BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE;
350

351
352
	mmap_add_region(coh_start, coh_start,
			coh_size,
353
			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE);
354
355
#endif

356
	/* map on-chip free running uS timer */
357
358
359
360
	mmap_add_region(page_align(TEGRA_TMRUS_BASE, 0),
			page_align(TEGRA_TMRUS_BASE, 0),
			TEGRA_TMRUS_SIZE,
			(uint8_t)MT_DEVICE | (uint8_t)MT_RO | (uint8_t)MT_SECURE);
361

362
363
	/* add MMIO space */
	plat_mmio_map = plat_get_mmio_map();
364
	if (plat_mmio_map != NULL) {
365
		mmap_add(plat_mmio_map);
366
	} else {
367
		WARN("MMIO map not available\n");
368
	}
369
370
371
372
373
374

	/* set up translation tables */
	init_xlat_tables();

	/* enable the MMU */
	enable_mmu_el3(0);
375
376

	INFO("BL3-1: Tegra: MMU enabled\n");
377
}
378
379
380
381

/*******************************************************************************
 * Check if the given NS DRAM range is valid
 ******************************************************************************/
382
int32_t bl31_check_ns_address(uint64_t base, uint64_t size_in_bytes)
383
{
384
	uint64_t end = base + size_in_bytes - U(1);
385
	int32_t ret = 0;
386
387
388
389

	/*
	 * Check if the NS DRAM address is valid
	 */
390
391
392
	if ((base < TEGRA_DRAM_BASE) || (base >= TEGRA_DRAM_END) ||
	    (end > TEGRA_DRAM_END)) {

393
		ERROR("NS address is out-of-bounds!\n");
394
		ret = -EFAULT;
395
396
397
398
399
400
	}

	/*
	 * TZDRAM aperture contains the BL31 and BL32 images, so we need
	 * to check if the NS DRAM range overlaps the TZDRAM aperture.
	 */
401
	if ((base < (uint64_t)TZDRAM_END) && (end > tegra_bl31_phys_base)) {
402
		ERROR("NS address overlaps TZDRAM!\n");
403
		ret = -ENOTSUP;
404
405
406
	}

	/* valid NS address */
407
	return ret;
408
}