fvp_common.c 7 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved.
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are met:
 *
 * Redistributions of source code must retain the above copyright notice, this
 * list of conditions and the following disclaimer.
 *
 * Redistributions in binary form must reproduce the above copyright notice,
 * this list of conditions and the following disclaimer in the documentation
 * and/or other materials provided with the distribution.
 *
 * Neither the name of ARM nor the names of its contributors may be used
 * to endorse or promote products derived from this software without specific
 * prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
 * POSSIBILITY OF SUCH DAMAGE.
 */

31
32
#include <arm_config.h>
#include <arm_def.h>
33
#include <debug.h>
34
#include <gicv2.h>
35
#include <mmio.h>
36
37
#include <plat_arm.h>
#include <v2m_def.h>
38
#include "../fvp_def.h"
39

40
41
42
43
44
45
46
47
48
#if (FVP_USE_GIC_DRIVER == FVP_GICV2)
extern gicv2_driver_data_t arm_gic_data;
#endif

/* Defines for GIC Driver build time selection */
#define FVP_GICV2		1
#define FVP_GICV3		2
#define FVP_GICV3_LEGACY	3

49
/*******************************************************************************
50
51
 * arm_config holds the characteristics of the differences between the three FVP
 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
52
53
54
 * at each boot stage by the primary before enabling the MMU (to allow
 * interconnect configuration) & used thereafter. Each BL will have its own copy
 * to allow independent operation.
55
 ******************************************************************************/
56
arm_config_t arm_config;
57
58
59
60
61
62
63
64
65

#define MAP_DEVICE0	MAP_REGION_FLAT(DEVICE0_BASE,			\
					DEVICE0_SIZE,			\
					MT_DEVICE | MT_RW | MT_SECURE)

#define MAP_DEVICE1	MAP_REGION_FLAT(DEVICE1_BASE,			\
					DEVICE1_SIZE,			\
					MT_DEVICE | MT_RW | MT_SECURE)

66
67
68
69
70
#define MAP_DEVICE2	MAP_REGION_FLAT(DEVICE2_BASE,			\
					DEVICE2_SIZE,			\
					MT_DEVICE | MT_RO | MT_SECURE)


71
/*
72
 * Table of regions for various BL stages to map using the MMU.
73
 * This doesn't include TZRAM as the 'mem_layout' argument passed to
74
 * arm_configure_mmu_elx() will give the available subset of that,
75
 */
76
#if IMAGE_BL1
77
78
const mmap_region_t plat_arm_mmap[] = {
	ARM_MAP_SHARED_RAM,
79
	V2M_MAP_FLASH0_RW,
80
	V2M_MAP_IOFPGA,
81
82
	MAP_DEVICE0,
	MAP_DEVICE1,
83
	MAP_DEVICE2,
84
85
86
#if TRUSTED_BOARD_BOOT
	ARM_MAP_NS_DRAM1,
#endif
87
88
89
90
	{0}
};
#endif
#if IMAGE_BL2
91
92
const mmap_region_t plat_arm_mmap[] = {
	ARM_MAP_SHARED_RAM,
93
	V2M_MAP_FLASH0_RW,
94
	V2M_MAP_IOFPGA,
95
96
	MAP_DEVICE0,
	MAP_DEVICE1,
97
	MAP_DEVICE2,
98
99
	ARM_MAP_NS_DRAM1,
	ARM_MAP_TSP_SEC_MEM,
100
101
102
	{0}
};
#endif
103
104
105
106
107
108
109
#if IMAGE_BL2U
const mmap_region_t plat_arm_mmap[] = {
	MAP_DEVICE0,
	V2M_MAP_IOFPGA,
	{0}
};
#endif
110
#if IMAGE_BL31
111
112
113
const mmap_region_t plat_arm_mmap[] = {
	ARM_MAP_SHARED_RAM,
	V2M_MAP_IOFPGA,
114
115
116
117
118
119
	MAP_DEVICE0,
	MAP_DEVICE1,
	{0}
};
#endif
#if IMAGE_BL32
120
121
const mmap_region_t plat_arm_mmap[] = {
	V2M_MAP_IOFPGA,
122
123
	MAP_DEVICE0,
	MAP_DEVICE1,
124
125
	{0}
};
126
#endif
127

128
ARM_CASSERT_MMAP
129

130

131
132
133
134
135
136
137
/*******************************************************************************
 * A single boot loader stack is expected to work on both the Foundation FVP
 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
 * SYS_ID register provides a mechanism for detecting the differences between
 * these platforms. This information is stored in a per-BL array to allow the
 * code to take the correct path.Per BL platform configuration.
 ******************************************************************************/
138
void fvp_config_setup(void)
139
{
140
	unsigned int rev, hbi, bld, arch, sys_id;
141

142
143
144
145
146
	sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
	rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
	hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
	bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
	arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
147

148
149
	if (arch != ARCH_MODEL) {
		ERROR("This firmware is for FVP models\n");
150
		panic();
151
	}
152
153
154
155
156
157
158

	/*
	 * The build field in the SYS_ID tells which variant of the GIC
	 * memory is implemented by the model.
	 */
	switch (bld) {
	case BLD_GIC_VE_MMAP:
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
#if IMAGE_BL31 || IMAGE_BL32
#if FVP_USE_GIC_DRIVER == FVP_GICV2
		/*
		 * If the FVP implements the VE compatible memory map, then the
		 * GICv2 driver must be included in the build. Update the platform
		 * data with the correct GICv2 base addresses before it is used
		 * to initialise the driver.
		 *
		 * This update of platform data is temporary and will be removed
		 * once VE memory map for FVP is no longer supported by Trusted
		 * Firmware.
		 */
		arm_gic_data.gicd_base = VE_GICD_BASE;
		arm_gic_data.gicc_base = VE_GICC_BASE;

#else
		ERROR("Only GICv2 driver supported for VE memory map\n");
		panic();
#endif /* __FVP_USE_GIC_DRIVER == FVP_GICV2__ */
#endif /* __IMAGE_BL31 || IMAGE_BL32__ */
179
180
181
182
		break;
	case BLD_GIC_A53A57_MMAP:
		break;
	default:
183
184
		ERROR("Unsupported board build %x\n", bld);
		panic();
185
186
187
188
189
190
191
	}

	/*
	 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
	 * for the Foundation FVP.
	 */
	switch (hbi) {
192
193
	case HBI_FOUNDATION_FVP:
		arm_config.flags = 0;
194
195
196
197
198
199

		/*
		 * Check for supported revisions of Foundation FVP
		 * Allow future revisions to run but emit warning diagnostic
		 */
		switch (rev) {
200
201
202
		case REV_FOUNDATION_FVP_V2_0:
		case REV_FOUNDATION_FVP_V2_1:
		case REV_FOUNDATION_FVP_v9_1:
203
204
205
206
207
			break;
		default:
			WARN("Unrecognized Foundation FVP revision %x\n", rev);
			break;
		}
208
		break;
209
210
	case HBI_BASE_FVP:
		arm_config.flags |= ARM_CONFIG_BASE_MMAP |
211
			ARM_CONFIG_HAS_INTERCONNECT | ARM_CONFIG_HAS_TZC;
212
213
214
215
216
217

		/*
		 * Check for supported revisions
		 * Allow future revisions to run but emit warning diagnostic
		 */
		switch (rev) {
218
		case REV_BASE_FVP_V0:
219
220
221
222
223
			break;
		default:
			WARN("Unrecognized Base FVP revision %x\n", rev);
			break;
		}
224
225
		break;
	default:
226
227
		ERROR("Unsupported board HBI number 0x%x\n", hbi);
		panic();
228
	}
229
}
230

231

232
void fvp_interconnect_init(void)
233
{
234
235
	if (arm_config.flags & ARM_CONFIG_HAS_INTERCONNECT)
		plat_arm_interconnect_init();
236
237
}

238
void fvp_interconnect_enable(void)
239
{
240
241
	if (arm_config.flags & ARM_CONFIG_HAS_INTERCONNECT)
		plat_arm_interconnect_enter_coherency();
242
243
}

244
void fvp_interconnect_disable(void)
245
{
246
247
	if (arm_config.flags & ARM_CONFIG_HAS_INTERCONNECT)
		plat_arm_interconnect_exit_coherency();
248
}