plat_setup.c 11.1 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved.
3
 * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
4
 *
dp-arm's avatar
dp-arm committed
5
 * SPDX-License-Identifier: BSD-3-Clause
6
7
 */

8
#include <assert.h>
9
10
11
12
13
14

#include <arch_helpers.h>
#include <bl31/bl31.h>
#include <bl31/interrupt_mgmt.h>
#include <common/bl_common.h>
#include <common/debug.h>
15
#include <common/ep_info.h>
16
#include <common/interrupt_props.h>
17
#include <context.h>
18
#include <cortex_a57.h>
19
#include <denver.h>
20
21
22
23
#include <drivers/arm/gic_common.h>
#include <drivers/arm/gicv2.h>
#include <drivers/console.h>
#include <lib/el3_runtime/context_mgmt.h>
24
#include <lib/utils.h>
25
26
27
#include <lib/xlat_tables/xlat_tables_v2.h>
#include <plat/common/platform.h>

28
#include <mce.h>
29
#include <tegra_def.h>
30
#include <tegra_platform.h>
31
#include <tegra_private.h>
32

33
34
extern void memcpy16(void *dest, const void *src, unsigned int length);

35
36
37
38
/*******************************************************************************
 * Tegra186 CPU numbers in cluster #0
 *******************************************************************************
 */
39
40
#define TEGRA186_CLUSTER0_CORE2		2U
#define TEGRA186_CLUSTER0_CORE3		3U
41

42
43
44
45
46
47
/*******************************************************************************
 * The Tegra power domain tree has a single system level power domain i.e. a
 * single root node. The first entry in the power domain descriptor specifies
 * the number of power domains at the highest power level.
 *******************************************************************************
 */
48
static const uint8_t tegra_power_domain_tree_desc[] = {
49
50
51
52
53
54
55
56
57
58
	/* No of root nodes */
	1,
	/* No of clusters */
	PLATFORM_CLUSTER_COUNT,
	/* No of CPU cores - cluster0 */
	PLATFORM_MAX_CPUS_PER_CLUSTER,
	/* No of CPU cores - cluster1 */
	PLATFORM_MAX_CPUS_PER_CLUSTER
};

59
60
61
/*******************************************************************************
 * This function returns the Tegra default topology tree information.
 ******************************************************************************/
62
const uint8_t *plat_get_power_domain_tree_desc(void)
63
64
65
66
{
	return tegra_power_domain_tree_desc;
}

67
68
69
70
/*
 * Table of regions to map using the MMU.
 */
static const mmap_region_t tegra_mmap[] = {
71
	MAP_REGION_FLAT(TEGRA_MISC_BASE, 0x10000U, /* 64KB */
72
			MT_DEVICE | MT_RW | MT_SECURE),
73
	MAP_REGION_FLAT(TEGRA_TSA_BASE, 0x20000U, /* 128KB */
74
			MT_DEVICE | MT_RW | MT_SECURE),
75
	MAP_REGION_FLAT(TEGRA_MC_STREAMID_BASE, 0x10000U, /* 64KB */
76
			MT_DEVICE | MT_RW | MT_SECURE),
77
	MAP_REGION_FLAT(TEGRA_MC_BASE, 0x10000U, /* 64KB */
78
			MT_DEVICE | MT_RW | MT_SECURE),
79
	MAP_REGION_FLAT(TEGRA_UARTA_BASE, 0x20000U, /* 128KB - UART A, B*/
80
			MT_DEVICE | MT_RW | MT_SECURE),
81
	MAP_REGION_FLAT(TEGRA_UARTC_BASE, 0x20000U, /* 128KB - UART C, G */
82
			MT_DEVICE | MT_RW | MT_SECURE),
83
	MAP_REGION_FLAT(TEGRA_UARTD_BASE, 0x30000U, /* 192KB - UART D, E, F */
84
			MT_DEVICE | MT_RW | MT_SECURE),
85
	MAP_REGION_FLAT(TEGRA_FUSE_BASE, 0x10000U, /* 64KB */
86
			MT_DEVICE | MT_RW | MT_SECURE),
87
	MAP_REGION_FLAT(TEGRA_GICD_BASE, 0x20000U, /* 128KB */
88
			MT_DEVICE | MT_RW | MT_SECURE),
89
	MAP_REGION_FLAT(TEGRA_SE0_BASE, 0x10000U, /* 64KB */
90
			MT_DEVICE | MT_RW | MT_SECURE),
91
	MAP_REGION_FLAT(TEGRA_PKA1_BASE, 0x10000U, /* 64KB */
92
			MT_DEVICE | MT_RW | MT_SECURE),
93
	MAP_REGION_FLAT(TEGRA_RNG1_BASE, 0x10000U, /* 64KB */
94
			MT_DEVICE | MT_RW | MT_SECURE),
95
	MAP_REGION_FLAT(TEGRA_CAR_RESET_BASE, 0x10000U, /* 64KB */
96
			MT_DEVICE | MT_RW | MT_SECURE),
97
	MAP_REGION_FLAT(TEGRA_PMC_BASE, 0x40000U, /* 256KB */
98
			MT_DEVICE | MT_RW | MT_SECURE),
99
100
	MAP_REGION_FLAT(TEGRA_TMRUS_BASE, 0x1000U, /* 4KB */
			MT_DEVICE | MT_RO | MT_SECURE),
101
	MAP_REGION_FLAT(TEGRA_SCRATCH_BASE, 0x10000U, /* 64KB */
102
			MT_DEVICE | MT_RW | MT_SECURE),
103
	MAP_REGION_FLAT(TEGRA_MMCRAB_BASE, 0x60000U, /* 384KB */
104
			MT_DEVICE | MT_RW | MT_SECURE),
105
	MAP_REGION_FLAT(TEGRA_ARM_ACTMON_CTR_BASE, 0x20000U, /* 128KB - ARM/Denver */
106
			MT_DEVICE | MT_RW | MT_SECURE),
107
	MAP_REGION_FLAT(TEGRA_SMMU0_BASE, 0x1000000U, /* 64KB */
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
			MT_DEVICE | MT_RW | MT_SECURE),
	{0}
};

/*******************************************************************************
 * Set up the pagetables as per the platform memory map & initialize the MMU
 ******************************************************************************/
const mmap_region_t *plat_get_mmio_map(void)
{
	/* MMIO space */
	return tegra_mmap;
}

/*******************************************************************************
 * Handler to get the System Counter Frequency
 ******************************************************************************/
124
uint32_t plat_get_syscnt_freq2(void)
125
{
126
	return 31250000;
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
}

/*******************************************************************************
 * Maximum supported UART controllers
 ******************************************************************************/
#define TEGRA186_MAX_UART_PORTS		7

/*******************************************************************************
 * This variable holds the UART port base addresses
 ******************************************************************************/
static uint32_t tegra186_uart_addresses[TEGRA186_MAX_UART_PORTS + 1] = {
	0,	/* undefined - treated as an error case */
	TEGRA_UARTA_BASE,
	TEGRA_UARTB_BASE,
	TEGRA_UARTC_BASE,
	TEGRA_UARTD_BASE,
	TEGRA_UARTE_BASE,
	TEGRA_UARTF_BASE,
	TEGRA_UARTG_BASE,
};

/*******************************************************************************
149
 * Enable console corresponding to the console ID
150
 ******************************************************************************/
151
void plat_enable_console(int32_t id)
152
{
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
	static console_16550_t uart_console;
	uint32_t console_clock;

	if ((id > 0) && (id < TEGRA186_MAX_UART_PORTS)) {
		/*
		 * Reference clock used by the FPGAs is a lot slower.
		 */
		if (tegra_platform_is_fpga()) {
			console_clock = TEGRA_BOOT_UART_CLK_13_MHZ;
		} else {
			console_clock = TEGRA_BOOT_UART_CLK_408_MHZ;
		}

		(void)console_16550_register(tegra186_uart_addresses[id],
					     console_clock,
					     TEGRA_CONSOLE_BAUDRATE,
					     &uart_console);
		console_set_scope(&uart_console.console, CONSOLE_FLAG_BOOT |
			CONSOLE_FLAG_RUNTIME | CONSOLE_FLAG_CRASH);
172
	}
173
}
174

175
176
177
178
179
/*******************************************************************************
 * Handler for early platform setup
 ******************************************************************************/
void plat_early_platform_setup(void)
{
180
181
	uint64_t impl, val;
	const plat_params_from_bl2_t *plat_params = bl31_get_plat_params();
182
183
184
185

	/* sanity check MCE firmware compatibility */
	mce_verify_firmware_version();

186
187
	impl = (read_midr() >> MIDR_IMPL_SHIFT) & (uint64_t)MIDR_IMPL_MASK;

188
	/*
189
190
	 * Enable ECC and Parity Protection for Cortex-A57 CPUs (Tegra186
	 * A02p and beyond).
191
	 */
192
193
194
195
	if ((plat_params->l2_ecc_parity_prot_dis != 1) &&
	    (impl != (uint64_t)DENVER_IMPL)) {

		val = read_l2ctlr_el1();
196
		val |= CORTEX_A57_L2_ECC_PARITY_PROTECTION_BIT;
197
		write_l2ctlr_el1(val);
198
199
200
	}
}

201
202
203
204
205
206
207
208
/*******************************************************************************
 * Handler for late platform setup
 ******************************************************************************/
void plat_late_platform_setup(void)
{
	; /* do nothing */
}

209
/* Secure IRQs for Tegra186 */
210
211
212
213
214
static const interrupt_prop_t tegra186_interrupt_props[] = {
	INTR_PROP_DESC(TEGRA186_TOP_WDT_IRQ, GIC_HIGHEST_SEC_PRIORITY,
			GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE),
	INTR_PROP_DESC(TEGRA186_AON_WDT_IRQ, GIC_HIGHEST_SEC_PRIORITY,
			GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE)
215
216
217
218
219
220
221
};

/*******************************************************************************
 * Initialize the GIC and SGIs
 ******************************************************************************/
void plat_gic_setup(void)
{
222
	tegra_gic_setup(tegra186_interrupt_props, ARRAY_SIZE(tegra186_interrupt_props));
223
	tegra_gic_init();
224
225
226
227
228

	/*
	 * Initialize the FIQ handler only if the platform supports any
	 * FIQ interrupt sources.
	 */
229
	tegra_fiq_handler_setup();
230
}
231
232
233
234

/*******************************************************************************
 * Return pointer to the BL31 params from previous bootloader
 ******************************************************************************/
235
struct tegra_bl31_params *plat_get_bl31_params(void)
236
237
238
{
	uint32_t val;

239
	val = mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_BL31_PARAMS_ADDR);
240

241
	return (struct tegra_bl31_params *)(uintptr_t)val;
242
243
244
245
246
247
248
249
250
}

/*******************************************************************************
 * Return pointer to the BL31 platform params from previous bootloader
 ******************************************************************************/
plat_params_from_bl2_t *plat_get_bl31_plat_params(void)
{
	uint32_t val;

251
	val = mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_BL31_PLAT_PARAMS_ADDR);
252
253
254

	return (plat_params_from_bl2_t *)(uintptr_t)val;
}
255
256
257
258
259
260
261

/*******************************************************************************
 * This function implements a part of the critical interface between the psci
 * generic layer and the platform that allows the former to query the platform
 * to convert an MPIDR to a unique linear index. An error code (-1) is returned
 * in case the MPIDR is invalid.
 ******************************************************************************/
262
int32_t plat_core_pos_by_mpidr(u_register_t mpidr)
263
{
264
265
	u_register_t cluster_id, cpu_id, pos;
	int32_t ret;
266

267
268
	cluster_id = (mpidr >> (u_register_t)MPIDR_AFF1_SHIFT) & (u_register_t)MPIDR_AFFLVL_MASK;
	cpu_id = (mpidr >> (u_register_t)MPIDR_AFF0_SHIFT) & (u_register_t)MPIDR_AFFLVL_MASK;
269
270
271
272
273
274
275

	/*
	 * Validate cluster_id by checking whether it represents
	 * one of the two clusters present on the platform.
	 * Validate cpu_id by checking whether it represents a CPU in
	 * one of the two clusters present on the platform.
	 */
276
277
278
279
280
281
282
283
284
285
286
287
288
289
	if ((cluster_id >= (u_register_t)PLATFORM_CLUSTER_COUNT) ||
	    (cpu_id >= (u_register_t)PLATFORM_MAX_CPUS_PER_CLUSTER)) {
		ret = PSCI_E_NOT_PRESENT;
	} else {
		/* calculate the core position */
		pos = cpu_id + (cluster_id << 2U);

		/* check for non-existent CPUs */
		if ((pos == TEGRA186_CLUSTER0_CORE2) || (pos == TEGRA186_CLUSTER0_CORE3)) {
			ret = PSCI_E_NOT_PRESENT;
		} else {
			ret = (int32_t)pos;
		}
	}
290

291
	return ret;
292
}
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328

void plat_relocate_bl32_image(const image_info_t *bl32_img_info)
{
	const plat_params_from_bl2_t *plat_bl31_params = plat_get_bl31_plat_params();
	const entry_point_info_t *bl32_ep_info = bl31_plat_get_next_image_ep_info(SECURE);
	uint64_t tzdram_start, tzdram_end, bl32_start, bl32_end;

	if ((bl32_img_info != NULL)  && (bl32_ep_info != NULL)) {

		/* Relocate BL32 if it resides outside of the TZDRAM */
		tzdram_start = plat_bl31_params->tzdram_base;
		tzdram_end = plat_bl31_params->tzdram_base +
				plat_bl31_params->tzdram_size;
		bl32_start = bl32_img_info->image_base;
		bl32_end = bl32_img_info->image_base + bl32_img_info->image_size;

		assert(tzdram_end > tzdram_start);
		assert(bl32_end > bl32_start);
		assert(bl32_ep_info->pc > tzdram_start);
		assert(bl32_ep_info->pc < tzdram_end);

		/* relocate BL32 */
		if ((bl32_start >= tzdram_end) || (bl32_end <= tzdram_start)) {

			INFO("Relocate BL32 to TZDRAM\n");

			(void)memcpy16((void *)(uintptr_t)bl32_ep_info->pc,
				(void *)(uintptr_t)bl32_start,
				bl32_img_info->image_size);

			/* clean up non-secure intermediate buffer */
			zeromem((void *)(uintptr_t)bl32_start,
				bl32_img_info->image_size);
		}
	}
}