arm_bl2_setup.c 5.53 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
#include <assert.h>
8
9
10
11
12
13
14
15
16
#include <string.h>

#include <platform_def.h>

#include <arch_helpers.h>
#include <common/bl_common.h>
#include <common/debug.h>
#include <common/desc_image_load.h>
#include <drivers/generic_delay_timer.h>
17
#ifdef SPD_opteed
18
#include <lib/optee_utils.h>
19
#endif
20
21
22
#include <lib/utils.h>
#include <plat/common/platform.h>

23
24
25
26
27
#include <plat_arm.h>

/* Data structure which holds the extents of the trusted SRAM for BL2 */
static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);

28
/*
29
30
 * Check that BL2_BASE is above ARM_TB_FW_CONFIG_LIMIT. This reserved page is
 * for `meminfo_t` data structure and fw_configs passed from BL1.
31
 */
32
CASSERT(BL2_BASE >= ARM_TB_FW_CONFIG_LIMIT, assert_bl2_base_overflows);
33

34
/* Weak definitions may be overridden in specific ARM standard platform */
35
#pragma weak bl2_early_platform_setup2
36
37
38
39
#pragma weak bl2_platform_setup
#pragma weak bl2_plat_arch_setup
#pragma weak bl2_plat_sec_mem_layout

40
41
42
43
44
#define MAP_BL2_TOTAL		MAP_REGION_FLAT(			\
					bl2_tzram_layout.total_base,	\
					bl2_tzram_layout.total_size,	\
					MT_MEMORY | MT_RW | MT_SECURE)

45

46
#pragma weak arm_bl2_plat_handle_post_image_load
47

48
49
50
51
52
/*******************************************************************************
 * BL1 has passed the extents of the trusted SRAM that should be visible to BL2
 * in x0. This memory layout is sitting at the base of the free trusted SRAM.
 * Copy it to a safe location before its reclaimed by later BL2 functionality.
 ******************************************************************************/
53
54
void arm_bl2_early_platform_setup(uintptr_t tb_fw_config,
				  struct meminfo *mem_layout)
55
56
{
	/* Initialize the console to provide early debug support */
57
	arm_console_boot_init();
58
59
60
61
62
63

	/* Setup the BL2 memory layout */
	bl2_tzram_layout = *mem_layout;

	/* Initialise the IO layer and register platform IO devices */
	plat_arm_io_setup();
64

Soby Mathew's avatar
Soby Mathew committed
65
	if (tb_fw_config != 0U)
66
		arm_bl2_set_tb_cfg_addr((void *)tb_fw_config);
67
68
}

69
void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3)
70
{
71
72
	arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1);

Soby Mathew's avatar
Soby Mathew committed
73
	generic_delay_timer_init();
74
75
76
}

/*
77
78
 * Perform  BL2 preload setup. Currently we initialise the dynamic
 * configuration here.
79
 */
80
void bl2_plat_preload_setup(void)
81
{
82
	arm_bl2_dyn_cfg_init();
83
}
84

85
86
87
88
89
/*
 * Perform ARM standard platform setup.
 */
void arm_bl2_platform_setup(void)
{
90
91
	/* Initialize the secure environment */
	plat_arm_security_setup();
92
93

#if defined(PLAT_ARM_MEM_PROT_ADDR)
94
	arm_nor_psci_do_static_mem_protect();
95
#endif
96
97
98
99
100
101
102
103
104
105
106
107
108
}

void bl2_platform_setup(void)
{
	arm_bl2_platform_setup();
}

/*******************************************************************************
 * Perform the very early platform specific architectural setup here. At the
 * moment this is only initializes the mmu in a quick and dirty way.
 ******************************************************************************/
void arm_bl2_plat_arch_setup(void)
{
109
110
111
112
113
#if USE_COHERENT_MEM && !ARM_CRYPTOCELL_INTEG
	/*
	 * Ensure ARM platforms don't use coherent memory in BL2 unless
	 * cryptocell integration is enabled.
	 */
114
	assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U);
115
#endif
116
117
118

	const mmap_region_t bl_regions[] = {
		MAP_BL2_TOTAL,
119
		ARM_MAP_BL_RO,
Roberto Vargas's avatar
Roberto Vargas committed
120
121
122
#if USE_ROMLIB
		ARM_MAP_ROMLIB_CODE,
		ARM_MAP_ROMLIB_DATA,
123
124
125
#endif
#if ARM_CRYPTOCELL_INTEG
		ARM_MAP_BL_COHERENT_RAM,
Roberto Vargas's avatar
Roberto Vargas committed
126
#endif
127
128
129
		{0}
	};

130
	setup_page_tables(bl_regions, plat_arm_get_mmap());
131
132

#ifdef AARCH32
133
	enable_mmu_svc_mon(0);
134
#else
135
	enable_mmu_el1(0);
136
#endif
Roberto Vargas's avatar
Roberto Vargas committed
137
138

	arm_setup_romlib();
139
140
141
142
143
144
145
}

void bl2_plat_arch_setup(void)
{
	arm_bl2_plat_arch_setup();
}

146
int arm_bl2_handle_post_image_load(unsigned int image_id)
147
148
149
{
	int err = 0;
	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
150
151
152
153
#ifdef SPD_opteed
	bl_mem_params_node_t *pager_mem_params = NULL;
	bl_mem_params_node_t *paged_mem_params = NULL;
#endif
154
155
156
	assert(bl_mem_params);

	switch (image_id) {
157
#ifdef AARCH64
158
	case BL32_IMAGE_ID:
159
160
161
162
163
164
165
166
167
168
169
170
171
172
#ifdef SPD_opteed
		pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
		assert(pager_mem_params);

		paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
		assert(paged_mem_params);

		err = parse_optee_header(&bl_mem_params->ep_info,
				&pager_mem_params->image_info,
				&paged_mem_params->image_info);
		if (err != 0) {
			WARN("OPTEE header parse error.\n");
		}
#endif
173
174
		bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry();
		break;
175
#endif
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191

	case BL33_IMAGE_ID:
		/* BL33 expects to receive the primary CPU MPID (through r0) */
		bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
		bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry();
		break;

#ifdef SCP_BL2_BASE
	case SCP_BL2_IMAGE_ID:
		/* The subsequent handling of SCP_BL2 is platform specific */
		err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info);
		if (err) {
			WARN("Failure in platform-specific handling of SCP_BL2 image.\n");
		}
		break;
#endif
192
193
194
	default:
		/* Do nothing in default case */
		break;
195
196
197
198
199
	}

	return err;
}

200
201
202
203
/*******************************************************************************
 * This function can be used by the platforms to update/use image
 * information for given `image_id`.
 ******************************************************************************/
204
int arm_bl2_plat_handle_post_image_load(unsigned int image_id)
205
206
207
208
{
	return arm_bl2_handle_post_image_load(image_id);
}

209
210
211
212
int bl2_plat_handle_post_image_load(unsigned int image_id)
{
	return arm_bl2_plat_handle_post_image_load(image_id);
}