plat_memctrl.c 2.78 KB
Newer Older
1
/*
2
 * Copyright (c) 2019-2020, NVIDIA CORPORATION. All rights reserved.
3
4
5
6
 *
 * SPDX-License-Identifier: BSD-3-Clause
 */

7
8
9
#include <assert.h>
#include <common/bl_common.h>
#include <mce.h>
10
#include <memctrl_v2.h>
11
#include <tegra_platform.h>
12
#include <tegra_private.h>
13

14
15
16
17
18
19
20
21
22
23
24
25
/*******************************************************************************
 * Array to hold MC context for Tegra194
 ******************************************************************************/
static __attribute__((aligned(16))) mc_regs_t tegra194_mc_context[] = {
	_START_OF_TABLE_,
	mc_smmu_bypass_cfg,	/* TBU settings */
	_END_OF_TABLE_,
};

/*******************************************************************************
 * Handler to return the pointer to the MC's context struct
 ******************************************************************************/
26
mc_regs_t *plat_memctrl_get_sys_suspend_ctx(void)
27
28
29
30
31
32
33
{
	/* index of _END_OF_TABLE_ */
	tegra194_mc_context[0].val = (uint32_t)ARRAY_SIZE(tegra194_mc_context) - 1U;

	return tegra194_mc_context;
}

34
/*******************************************************************************
35
 * Handler to restore platform specific settings to the memory controller
36
 ******************************************************************************/
37
38
39
40
void plat_memctrl_restore(void)
{
	UNUSED_FUNC_NOP(); /* do nothing */
}
41
42

/*******************************************************************************
43
 * Handler to program platform specific settings to the memory controller
44
 ******************************************************************************/
45
void plat_memctrl_setup(void)
46
{
47
	UNUSED_FUNC_NOP(); /* do nothing */
48
49
50
51
52
53
54
55
}

/*******************************************************************************
 * Handler to program the scratch registers with TZDRAM settings for the
 * resume firmware
 ******************************************************************************/
void plat_memctrl_tzdram_setup(uint64_t phys_base, uint64_t size_in_bytes)
{
56
	uint32_t sec_reg_ctrl = tegra_mc_read_32(MC_SECURITY_CFG_REG_CTRL_0);
57
58
	uint32_t phys_base_lo = (uint32_t)phys_base & 0xFFF00000;
	uint32_t phys_base_hi = (uint32_t)(phys_base >> 32);
59

60
	/*
61
62
	 * Check TZDRAM carveout register access status. Setup TZDRAM fence
	 * only if access is enabled.
63
	 */
64
65
	if ((sec_reg_ctrl & SECURITY_CFG_WRITE_ACCESS_BIT) ==
	     SECURITY_CFG_WRITE_ACCESS_ENABLE) {
66
67
68
69
70
71
72

		/*
		 * Setup the Memory controller to allow only secure accesses to
		 * the TZDRAM carveout
		 */
		INFO("Configuring TrustZone DRAM Memory Carveout\n");

73
74
		tegra_mc_write_32(MC_SECURITY_CFG0_0, phys_base_lo);
		tegra_mc_write_32(MC_SECURITY_CFG3_0, phys_base_hi);
75
76
77
78
79
80
81
82
83
		tegra_mc_write_32(MC_SECURITY_CFG1_0, (uint32_t)(size_in_bytes >> 20));

		/*
		 * MCE propagates the security configuration values across the
		 * CCPLEX.
		 */
		(void)mce_update_gsc_tzdram();
	}
}