bl1_main.c 7.75 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
#include <assert.h>
8

9
#include <platform_def.h>
10
11

#include <arch.h>
12
#include <arch_features.h>
13
14
15
16
17
18
19
20
21
#include <arch_helpers.h>
#include <bl1/bl1.h>
#include <common/bl_common.h>
#include <common/debug.h>
#include <drivers/auth/auth_mod.h>
#include <drivers/console.h>
#include <lib/cpus/errata_report.h>
#include <lib/utils.h>
#include <plat/common/platform.h>
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
22
#include <smccc_helpers.h>
23
24
#include <tools_share/uuid.h>

Isla Mitchell's avatar
Isla Mitchell committed
25
#include "bl1_private.h"
26
27

/* BL1 Service UUID */
28
DEFINE_SVC_UUID2(bl1_svc_uid,
29
	U(0xd46739fd), 0xcb72, 0x9a4d, 0xb5, 0x75,
30
	0x67, 0x15, 0xd6, 0xf4, 0xbb, 0x4a);
31

32
static void bl1_load_bl2(void);
33

34
35
36
37
#if ENABLE_PAUTH
uint64_t bl1_apiakey[2];
#endif

38
/*******************************************************************************
39
40
 * Helper utility to calculate the BL2 memory layout taking into consideration
 * the BL1 RW data assuming that it is at the top of the memory layout.
41
 ******************************************************************************/
42
43
void bl1_calc_bl2_mem_layout(const meminfo_t *bl1_mem_layout,
			meminfo_t *bl2_mem_layout)
44
45
46
47
{
	assert(bl1_mem_layout != NULL);
	assert(bl2_mem_layout != NULL);

48
49
50
51
52
53
54
	/*
	 * Remove BL1 RW data from the scope of memory visible to BL2.
	 * This is assuming BL1 RW data is at the top of bl1_mem_layout.
	 */
	assert(BL1_RW_BASE > bl1_mem_layout->total_base);
	bl2_mem_layout->total_base = bl1_mem_layout->total_base;
	bl2_mem_layout->total_size = BL1_RW_BASE - bl1_mem_layout->total_base;
55

56
	flush_dcache_range((uintptr_t)bl2_mem_layout, sizeof(meminfo_t));
57
}
58

59
60
61
62
63
64
65
66
67
68
/*******************************************************************************
 * Setup function for BL1.
 ******************************************************************************/
void bl1_setup(void)
{
	/* Perform early platform-specific setup */
	bl1_early_platform_setup();

	/* Perform late platform-specific setup */
	bl1_plat_arch_setup();
69
70
71
72
73
74
75
76

#if CTX_INCLUDE_PAUTH_REGS
	/*
	 * Assert that the ARMv8.3-PAuth registers are present or an access
	 * fault will be triggered when they are being saved or restored.
	 */
	assert(is_armv8_3_pauth_present());
#endif /* CTX_INCLUDE_PAUTH_REGS */
77
78
}

79
80
/*******************************************************************************
 * Function to perform late architectural and platform specific initialization.
81
82
83
 * It also queries the platform to load and run next BL image. Only called
 * by the primary cpu after a cold boot.
 ******************************************************************************/
84
85
void bl1_main(void)
{
86
87
	unsigned int image_id;

Dan Handley's avatar
Dan Handley committed
88
89
90
91
92
	/* Announce our arrival */
	NOTICE(FIRMWARE_WELCOME_STR);
	NOTICE("BL1: %s\n", version_string);
	NOTICE("BL1: %s\n", build_message);

93
	INFO("BL1: RAM %p - %p\n", (void *)BL1_RAM_BASE, (void *)BL1_RAM_LIMIT);
Dan Handley's avatar
Dan Handley committed
94

95
	print_errata_status();
96

97
#if ENABLE_ASSERTIONS
98
	u_register_t val;
99
100
101
	/*
	 * Ensure that MMU/Caches and coherency are turned on
	 */
102
#ifdef __aarch64__
103
	val = read_sctlr_el3();
104
105
#else
	val = read_sctlr();
106
#endif
107
108
109
	assert((val & SCTLR_M_BIT) != 0);
	assert((val & SCTLR_C_BIT) != 0);
	assert((val & SCTLR_I_BIT) != 0);
110
111
112
113
114
115
116
117
118
119
120
121
122
123
	/*
	 * Check that Cache Writeback Granule (CWG) in CTR_EL0 matches the
	 * provided platform value
	 */
	val = (read_ctr_el0() >> CTR_CWG_SHIFT) & CTR_CWG_MASK;
	/*
	 * If CWG is zero, then no CWG information is available but we can
	 * at least check the platform value is less than the architectural
	 * maximum.
	 */
	if (val != 0)
		assert(CACHE_WRITEBACK_GRANULE == SIZE_FROM_LOG2_WORDS(val));
	else
		assert(CACHE_WRITEBACK_GRANULE <= MAX_CACHE_LINE_SIZE);
124
#endif /* ENABLE_ASSERTIONS */
125
126
127
128

	/* Perform remaining generic architectural setup from EL3 */
	bl1_arch_setup();

129
130
131
132
133
#if TRUSTED_BOARD_BOOT
	/* Initialize authentication module */
	auth_mod_init();
#endif /* TRUSTED_BOARD_BOOT */

134
135
136
	/* Perform platform setup in BL1. */
	bl1_platform_setup();

137
138
139
140
141
142
#if ENABLE_PAUTH
	/* Store APIAKey_EL1 key */
	bl1_apiakey[0] = read_apiakeylo_el1();
	bl1_apiakey[1] = read_apiakeyhi_el1();
#endif /* ENABLE_PAUTH */

143
144
145
	/* Get the image id of next image to load and run. */
	image_id = bl1_plat_get_next_image_id();

146
147
148
149
	/*
	 * We currently interpret any image id other than
	 * BL2_IMAGE_ID as the start of firmware update.
	 */
150
151
	if (image_id == BL2_IMAGE_ID)
		bl1_load_bl2();
152
153
	else
		NOTICE("BL1-FWU: *******FWU Process Started*******\n");
154
155

	bl1_prepare_next_image(image_id);
156
157

	console_flush();
158
159
160
161
162
163
164
165
}

/*******************************************************************************
 * This function locates and loads the BL2 raw binary image in the trusted SRAM.
 * Called by the primary cpu after a cold boot.
 * TODO: Add support for alternative image load mechanism e.g using virtio/elf
 * loader etc.
 ******************************************************************************/
166
static void bl1_load_bl2(void)
167
{
168
169
	image_desc_t *desc;
	image_info_t *info;
170
171
172
	int err;

	/* Get the image descriptor */
173
174
	desc = bl1_plat_get_image_desc(BL2_IMAGE_ID);
	assert(desc != NULL);
175
176

	/* Get the image info */
177
	info = &desc->image_info;
178
179
	INFO("BL1: Loading BL2\n");

180
	err = bl1_plat_handle_pre_image_load(BL2_IMAGE_ID);
181
	if (err != 0) {
182
183
184
185
		ERROR("Failure in pre image load handling of BL2 (%d)\n", err);
		plat_error_handler(err);
	}

186
187
	err = load_auth_image(BL2_IMAGE_ID, info);
	if (err != 0) {
Dan Handley's avatar
Dan Handley committed
188
		ERROR("Failed to load BL2 firmware.\n");
189
		plat_error_handler(err);
190
	}
191

192
	/* Allow platform to handle image information. */
193
	err = bl1_plat_handle_post_image_load(BL2_IMAGE_ID);
194
	if (err != 0) {
195
196
197
198
		ERROR("Failure in post image load handling of BL2 (%d)\n", err);
		plat_error_handler(err);
	}

199
	NOTICE("BL1: Booting BL2\n");
200
201
202
}

/*******************************************************************************
203
204
205
 * Function called just before handing over to the next BL to inform the user
 * about the boot progress. In debug mode, also print details about the BL
 * image's execution context.
206
 ******************************************************************************/
207
void bl1_print_next_bl_ep_info(const entry_point_info_t *bl_ep_info)
208
{
209
#ifdef __aarch64__
210
	NOTICE("BL1: Booting BL31\n");
211
212
213
#else
	NOTICE("BL1: Booting BL32\n");
#endif /* __aarch64__ */
214
	print_entry_point_info(bl_ep_info);
215
}
216
217
218
219
220
221
222
223

#if SPIN_ON_BL1_EXIT
void print_debug_loop_message(void)
{
	NOTICE("BL1: Debug loop, spinning forever\n");
	NOTICE("BL1: Please connect the debugger to continue\n");
}
#endif
224
225
226
227

/*******************************************************************************
 * Top level handler for servicing BL1 SMCs.
 ******************************************************************************/
Zelalem's avatar
Zelalem committed
228
229
230
231
232
u_register_t bl1_smc_handler(unsigned int smc_fid,
	u_register_t x1,
	u_register_t x2,
	u_register_t x3,
	u_register_t x4,
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
	void *cookie,
	void *handle,
	unsigned int flags)
{

#if TRUSTED_BOARD_BOOT
	/*
	 * Dispatch FWU calls to FWU SMC handler and return its return
	 * value
	 */
	if (is_fwu_fid(smc_fid)) {
		return bl1_fwu_smc_handler(smc_fid, x1, x2, x3, x4, cookie,
			handle, flags);
	}
#endif

	switch (smc_fid) {
	case BL1_SMC_CALL_COUNT:
		SMC_RET1(handle, BL1_NUM_SMC_CALLS);

	case BL1_SMC_UID:
		SMC_UUID_RET(handle, bl1_svc_uid);

	case BL1_SMC_VERSION:
		SMC_RET1(handle, BL1_SMC_MAJOR_VER | BL1_SMC_MINOR_VER);

	default:
260
261
		WARN("Unimplemented BL1 SMC Call: 0x%x\n", smc_fid);
		SMC_RET1(handle, SMC_UNK);
262
263
	}
}
264
265
266
267
268

/*******************************************************************************
 * BL1 SMC wrapper.  This function is only used in AArch32 mode to ensure ABI
 * compliance when invoking bl1_smc_handler.
 ******************************************************************************/
Zelalem's avatar
Zelalem committed
269
u_register_t bl1_smc_wrapper(uint32_t smc_fid,
270
271
272
273
	void *cookie,
	void *handle,
	unsigned int flags)
{
Zelalem's avatar
Zelalem committed
274
	u_register_t x1, x2, x3, x4;
275

276
	assert(handle != NULL);
277
278
279
280

	get_smc_params_from_ctx(handle, x1, x2, x3, x4);
	return bl1_smc_handler(smc_fid, x1, x2, x3, x4, cookie, handle, flags);
}