css_pm.c 11 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
7
 */

#include <arch_helpers.h>
8
#include <assert.h>
9
#include <cassert.h>
10
#include <css_pm.h>
11
12
13
14
15
#include <debug.h>
#include <errno.h>
#include <plat_arm.h>
#include <platform.h>
#include <platform_def.h>
16
#include "../drivers/scp/css_scp.h"
17

18
19
/* Allow CSS platforms to override `plat_arm_psci_pm_ops` */
#pragma weak plat_arm_psci_pm_ops
20

21
22
23
24
25
26
27
28
#if ARM_RECOM_STATE_ID_ENC
/*
 *  The table storing the valid idle power states. Ensure that the
 *  array entries are populated in ascending order of state-id to
 *  enable us to use binary search during power state validation.
 *  The table must be terminated by a NULL entry.
 */
const unsigned int arm_pm_idle_states[] = {
29
30
31
32
33
34
35
36
37
38
39
40
41
42
	/* State-id - 0x001 */
	arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RUN,
		ARM_LOCAL_STATE_RET, ARM_PWR_LVL0, PSTATE_TYPE_STANDBY),
	/* State-id - 0x002 */
	arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RUN,
		ARM_LOCAL_STATE_OFF, ARM_PWR_LVL0, PSTATE_TYPE_POWERDOWN),
	/* State-id - 0x022 */
	arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_OFF,
		ARM_LOCAL_STATE_OFF, ARM_PWR_LVL1, PSTATE_TYPE_POWERDOWN),
#if PLAT_MAX_PWR_LVL > ARM_PWR_LVL1
	/* State-id - 0x222 */
	arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_OFF, ARM_LOCAL_STATE_OFF,
		ARM_LOCAL_STATE_OFF, ARM_PWR_LVL2, PSTATE_TYPE_POWERDOWN),
#endif
43
44
	0,
};
45
#endif /* __ARM_RECOM_STATE_ID_ENC__ */
46

47
48
49
50
51
52
53
/*
 * All the power management helpers in this file assume at least cluster power
 * level is supported.
 */
CASSERT(PLAT_MAX_PWR_LVL >= ARM_PWR_LVL1,
		assert_max_pwr_lvl_supported_mismatch);

54
55
56
57
58
59
60
/*
 * Ensure that the PLAT_MAX_PWR_LVL is not greater than CSS_SYSTEM_PWR_DMN_LVL
 * assumed by the CSS layer.
 */
CASSERT(PLAT_MAX_PWR_LVL <= CSS_SYSTEM_PWR_DMN_LVL,
		assert_max_pwr_lvl_higher_than_css_sys_lvl);

61
/*******************************************************************************
62
 * Handler called when a power domain is about to be turned on. The
63
64
 * level and mpidr determine the affinity instance.
 ******************************************************************************/
65
int css_pwr_domain_on(u_register_t mpidr)
66
{
67
	css_scp_on(mpidr);
68
69
70
71

	return PSCI_E_SUCCESS;
}

72
73
static void css_pwr_domain_on_finisher_common(
		const psci_power_state_t *target_state)
74
{
75
	assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF);
76

77
78
79
80
	/*
	 * Perform the common cluster specific operations i.e enable coherency
	 * if this cluster was off.
	 */
81
	if (CSS_CLUSTER_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF)
82
		plat_arm_interconnect_enter_coherency();
83
}
84

85
86
87
88
89
90
91
92
93
94
95
96
/*******************************************************************************
 * Handler called when a power level has just been powered on after
 * being turned off earlier. The target_state encodes the low power state that
 * each level has woken up from. This handler would never be invoked with
 * the system power domain uninitialized as either the primary would have taken
 * care of it as part of cold boot or the first core awakened from system
 * suspend would have already initialized it.
 ******************************************************************************/
void css_pwr_domain_on_finish(const psci_power_state_t *target_state)
{
	/* Assert that the system power domain need not be initialized */
	assert(CSS_SYSTEM_PWR_STATE(target_state) == ARM_LOCAL_STATE_RUN);
97

98
	css_pwr_domain_on_finisher_common(target_state);
99

100
101
102
	/* Program the gic per-cpu distributor or re-distributor interface */
	plat_arm_gic_pcpu_init();

103
	/* Enable the gic cpu interface */
104
	plat_arm_gic_cpuif_enable();
105
106
107
108
109
}

/*******************************************************************************
 * Common function called while turning a cpu off or suspending it. It is called
 * from css_off() or css_suspend() when these functions in turn are called for
110
111
 * power domain at the highest power level which will be powered down. It
 * performs the actions common to the OFF and SUSPEND calls.
112
 ******************************************************************************/
113
static void css_power_down_common(const psci_power_state_t *target_state)
114
115
{
	/* Prevent interrupts from spuriously waking up this cpu */
116
	plat_arm_gic_cpuif_disable();
117
118

	/* Cluster is to be turned off, so disable coherency */
119
	if (CSS_CLUSTER_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF)
120
		plat_arm_interconnect_exit_coherency();
121
122
123
}

/*******************************************************************************
124
125
 * Handler called when a power domain is about to be turned off. The
 * target_state encodes the power state that each level should transition to.
126
 ******************************************************************************/
127
void css_pwr_domain_off(const psci_power_state_t *target_state)
128
{
129
	assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF);
130
	css_power_down_common(target_state);
131
	css_scp_off(target_state);
132
133
134
}

/*******************************************************************************
135
136
 * Handler called when a power domain is about to be suspended. The
 * target_state encodes the power state that each level should transition to.
137
 ******************************************************************************/
138
void css_pwr_domain_suspend(const psci_power_state_t *target_state)
139
{
140
	/*
141
	 * CSS currently supports retention only at cpu level. Just return
142
143
	 * as nothing is to be done for retention.
	 */
144
	if (CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_RET)
145
146
		return;

147
	assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF);
148
	css_power_down_common(target_state);
149
	css_scp_suspend(target_state);
150
151
152
}

/*******************************************************************************
153
154
155
 * Handler called when a power domain has just been powered on after
 * having been suspended earlier. The target_state encodes the low power state
 * that each level has woken up from.
156
157
158
 * TODO: At the moment we reuse the on finisher and reinitialize the secure
 * context. Need to implement a separate suspend finisher.
 ******************************************************************************/
159
void css_pwr_domain_suspend_finish(
160
				const psci_power_state_t *target_state)
161
{
162
163
	/* Return as nothing is to be done on waking up from retention. */
	if (CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_RET)
164
165
		return;

166
167
168
169
170
	/* Perform system domain restore if woken up from system suspend */
	if (CSS_SYSTEM_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF)
		arm_system_pwr_domain_resume();
	else
		/* Enable the gic cpu interface */
171
		plat_arm_gic_cpuif_enable();
172
173

	css_pwr_domain_on_finisher_common(target_state);
174
175
176
177
178
}

/*******************************************************************************
 * Handlers to shutdown/reboot the system
 ******************************************************************************/
179
void __dead2 css_system_off(void)
180
{
181
	css_scp_sys_shutdown();
182
183
}

184
void __dead2 css_system_reset(void)
185
{
186
	css_scp_sys_reboot();
187
188
189
}

/*******************************************************************************
190
 * Handler called when the CPU power domain is about to enter standby.
191
 ******************************************************************************/
192
void css_cpu_standby(plat_local_state_t cpu_state)
193
194
195
{
	unsigned int scr;

196
197
	assert(cpu_state == ARM_LOCAL_STATE_RET);

198
	scr = read_scr_el3();
199
200
201
202
203
204
205
206
	/*
	 * Enable the Non secure interrupt to wake the CPU.
	 * In GICv3 affinity routing mode, the non secure group1 interrupts use
	 * the PhysicalFIQ at EL3 whereas in GICv2, it uses the PhysicalIRQ.
	 * Enabling both the bits works for both GICv2 mode and GICv3 affinity
	 * routing mode.
	 */
	write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT);
207
208
209
210
211
212
213
214
215
216
217
	isb();
	dsb();
	wfi();

	/*
	 * Restore SCR to the original value, synchronisation of scr_el3 is
	 * done by eret while el3_exit to save some execution cycles.
	 */
	write_scr_el3(scr);
}

218
219
220
221
222
223
224
225
226
227
228
/*******************************************************************************
 * Handler called to return the 'req_state' for system suspend.
 ******************************************************************************/
void css_get_sys_suspend_power_state(psci_power_state_t *req_state)
{
	unsigned int i;

	/*
	 * System Suspend is supported only if the system power domain node
	 * is implemented.
	 */
229
	assert(PLAT_MAX_PWR_LVL == CSS_SYSTEM_PWR_DMN_LVL);
230
231
232
233
234

	for (i = ARM_PWR_LVL0; i <= PLAT_MAX_PWR_LVL; i++)
		req_state->pwr_domain_state[i] = ARM_LOCAL_STATE_OFF;
}

235
236
237
238
239
/*******************************************************************************
 * Handler to query CPU/cluster power states from SCP
 ******************************************************************************/
int css_node_hw_state(u_register_t mpidr, unsigned int power_level)
{
240
	return css_scp_get_power_state(mpidr, power_level);
241
242
}

243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
/*
 * The system power domain suspend is only supported only via
 * PSCI SYSTEM_SUSPEND API. PSCI CPU_SUSPEND request to system power domain
 * will be downgraded to the lower level.
 */
static int css_validate_power_state(unsigned int power_state,
			    psci_power_state_t *req_state)
{
	int rc;
	rc = arm_validate_power_state(power_state, req_state);

	/*
	 * Ensure that the system power domain level is never suspended
	 * via PSCI CPU SUSPEND API. Currently system suspend is only
	 * supported via PSCI SYSTEM SUSPEND API.
	 */
	req_state->pwr_domain_state[CSS_SYSTEM_PWR_DMN_LVL] = ARM_LOCAL_STATE_RUN;
	return rc;
}

/*
 * Custom `translate_power_state_by_mpidr` handler for CSS. Unlike in the
 * `css_validate_power_state`, we do not downgrade the system power
 * domain level request in `power_state` as it will be used to query the
 * PSCI_STAT_COUNT/RESIDENCY at the system power domain level.
 */
static int css_translate_power_state_by_mpidr(u_register_t mpidr,
		unsigned int power_state,
		psci_power_state_t *output_state)
{
	return arm_validate_power_state(power_state, output_state);
}

276
/*******************************************************************************
277
278
 * Export the platform handlers via plat_arm_psci_pm_ops. The ARM Standard
 * platform will take care of registering the handlers with PSCI.
279
 ******************************************************************************/
280
plat_psci_ops_t plat_arm_psci_pm_ops = {
281
282
283
284
285
286
	.pwr_domain_on		= css_pwr_domain_on,
	.pwr_domain_on_finish	= css_pwr_domain_on_finish,
	.pwr_domain_off		= css_pwr_domain_off,
	.cpu_standby		= css_cpu_standby,
	.pwr_domain_suspend	= css_pwr_domain_suspend,
	.pwr_domain_suspend_finish	= css_pwr_domain_suspend_finish,
287
288
	.system_off		= css_system_off,
	.system_reset		= css_system_reset,
289
	.validate_power_state	= css_validate_power_state,
290
	.validate_ns_entrypoint = arm_validate_ns_entrypoint,
291
292
	.translate_power_state_by_mpidr = css_translate_power_state_by_mpidr,
	.get_node_hw_state	= css_node_hw_state,
293
294
295
296
297
298
299
300
301
302
	.get_sys_suspend_power_state = css_get_sys_suspend_power_state,
/*
 * mem_protect is not supported in RESET_TO_BL31 and RESET_TO_SP_MIN,
 * as that would require mapping in all of NS DRAM into BL31 or BL32.
 */
#if defined(PLAT_ARM_MEM_PROT_ADDR) && !RESET_TO_BL31 && !RESET_TO_SP_MIN
	.mem_protect_chk	= arm_psci_mem_protect_chk,
	.read_mem_protect	= arm_psci_read_mem_protect,
	.write_mem_protect	= arm_nor_psci_write_mem_protect,
#endif
303
};