rk3399_def.h 2.18 KB
Newer Older
Tony Xie's avatar
Tony Xie committed
1
2
3
/*
 * Copyright (c) 2014-2016, ARM Limited and Contributors. All rights reserved.
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
Tony Xie's avatar
Tony Xie committed
5
6
 */

7
8
#ifndef RK3399_DEF_H
#define RK3399_DEF_H
Tony Xie's avatar
Tony Xie committed
9

10
#include <addressmap.h>
Tony Xie's avatar
Tony Xie committed
11

12
#define RK3399_PRIMARY_CPU		0x0
13

14
15
/* Special value used to verify platform parameters from BL2 to BL3-1 */
#define RK_BL31_PLAT_PARAM_VAL		0x0f1e2d3c4b5a6978ULL
Tony Xie's avatar
Tony Xie committed
16
17
18
19

/**************************************************************************
 * UART related constants
 **************************************************************************/
20
21
#define RK3399_BAUDRATE			115200
#define RK3399_UART_CLOCK		24000000
Tony Xie's avatar
Tony Xie committed
22
23
24
25
26
27
28

/******************************************************************************
 * System counter frequency related constants
 ******************************************************************************/
#define SYS_COUNTER_FREQ_IN_TICKS	24000000

/* Base rockchip_platform compatible GIC memory map */
29
30
#define BASE_GICD_BASE			(GIC500_BASE)
#define BASE_GICR_BASE			(GIC500_BASE + SIZE_M(1))
Tony Xie's avatar
Tony Xie committed
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50

/*****************************************************************************
 * CCI-400 related constants
 ******************************************************************************/
#define PLAT_RK_CCI_CLUSTER0_SL_IFACE_IX	0
#define PLAT_RK_CCI_CLUSTER1_SL_IFACE_IX	1

/******************************************************************************
 * sgi, ppi
 ******************************************************************************/
#define ARM_IRQ_SEC_PHY_TIMER		29

#define ARM_IRQ_SEC_SGI_0		8
#define ARM_IRQ_SEC_SGI_1		9
#define ARM_IRQ_SEC_SGI_2		10
#define ARM_IRQ_SEC_SGI_3		11
#define ARM_IRQ_SEC_SGI_4		12
#define ARM_IRQ_SEC_SGI_5		13
#define ARM_IRQ_SEC_SGI_6		14
#define ARM_IRQ_SEC_SGI_7		15
51

Tony Xie's avatar
Tony Xie committed
52
53
54
55
56
/*
 * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
 * terminology. On a GICv2 system or mode, the lists will be merged and treated
 * as Group 0 interrupts.
 */
57
58
59
60
61
62
63
#define PLAT_RK_GICV3_G1S_IRQS						\
	INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY,	\
		       INTR_GROUP1S, GIC_INTR_CFG_LEVEL)

#define PLAT_RK_GICV3_G0_IRQS						\
	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY,	\
		       INTR_GROUP0, GIC_INTR_CFG_LEVEL)
Tony Xie's avatar
Tony Xie committed
64

65
#endif /* RK3399_DEF_H */