stm32mp1_clk.c 45.2 KB
Newer Older
1
/*
2
 * Copyright (C) 2018-2019, STMicroelectronics - All Rights Reserved
3
4
5
6
7
8
9
 *
 * SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause
 */

#include <assert.h>
#include <errno.h>
#include <stdint.h>
10
#include <stdio.h>
11
12
13

#include <libfdt.h>

14
15
#include <platform_def.h>

16
17
18
19
20
#include <arch.h>
#include <arch_helpers.h>
#include <common/debug.h>
#include <drivers/delay_timer.h>
#include <drivers/generic_delay_timer.h>
Yann Gautier's avatar
Yann Gautier committed
21
#include <drivers/st/stm32mp_clkfunc.h>
22
23
24
25
#include <drivers/st/stm32mp1_clk.h>
#include <drivers/st/stm32mp1_rcc.h>
#include <dt-bindings/clock/stm32mp1-clksrc.h>
#include <lib/mmio.h>
Yann Gautier's avatar
Yann Gautier committed
26
#include <lib/spinlock.h>
27
28
29
#include <lib/utils_def.h>
#include <plat/common/platform.h>

30
#define MAX_HSI_HZ		64000000
Yann Gautier's avatar
Yann Gautier committed
31
#define USB_PHY_48_MHZ		48000000
32

33
34
#define TIMEOUT_US_200MS	U(200000)
#define TIMEOUT_US_1S		U(1000000)
35

36
37
38
39
40
#define PLLRDY_TIMEOUT		TIMEOUT_US_200MS
#define CLKSRC_TIMEOUT		TIMEOUT_US_200MS
#define CLKDIV_TIMEOUT		TIMEOUT_US_200MS
#define HSIDIV_TIMEOUT		TIMEOUT_US_200MS
#define OSCRDY_TIMEOUT		TIMEOUT_US_1S
41

42
43
44
45
46
47
48
49
50
const char *stm32mp_osc_node_label[NB_OSC] = {
	[_LSI] = "clk-lsi",
	[_LSE] = "clk-lse",
	[_HSI] = "clk-hsi",
	[_HSE] = "clk-hse",
	[_CSI] = "clk-csi",
	[_I2S_CKIN] = "i2s_ckin",
};

51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
enum stm32mp1_parent_id {
/* Oscillators are defined in enum stm32mp_osc_id */

/* Other parent source */
	_HSI_KER = NB_OSC,
	_HSE_KER,
	_HSE_KER_DIV2,
	_CSI_KER,
	_PLL1_P,
	_PLL1_Q,
	_PLL1_R,
	_PLL2_P,
	_PLL2_Q,
	_PLL2_R,
	_PLL3_P,
	_PLL3_Q,
	_PLL3_R,
	_PLL4_P,
	_PLL4_Q,
	_PLL4_R,
	_ACLK,
	_PCLK1,
	_PCLK2,
	_PCLK3,
	_PCLK4,
	_PCLK5,
	_HCLK6,
	_HCLK2,
	_CK_PER,
	_CK_MPU,
81
	_CK_MCU,
Yann Gautier's avatar
Yann Gautier committed
82
	_USB_PHY_48,
83
84
85
86
	_PARENT_NB,
	_UNKNOWN_ID = 0xff,
};

Yann Gautier's avatar
Yann Gautier committed
87
/* Lists only the parent clock we are interested in */
88
enum stm32mp1_parent_sel {
Yann Gautier's avatar
Yann Gautier committed
89
90
91
	_I2C12_SEL,
	_I2C35_SEL,
	_STGEN_SEL,
92
	_I2C46_SEL,
Yann Gautier's avatar
Yann Gautier committed
93
	_SPI6_SEL,
94
	_UART1_SEL,
Yann Gautier's avatar
Yann Gautier committed
95
	_RNG1_SEL,
96
97
98
99
100
101
102
103
	_UART6_SEL,
	_UART24_SEL,
	_UART35_SEL,
	_UART78_SEL,
	_SDMMC12_SEL,
	_SDMMC3_SEL,
	_QSPI_SEL,
	_FMC_SEL,
104
105
	_AXIS_SEL,
	_MCUS_SEL,
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
	_USBPHY_SEL,
	_USBO_SEL,
	_PARENT_SEL_NB,
	_UNKNOWN_SEL = 0xff,
};

enum stm32mp1_pll_id {
	_PLL1,
	_PLL2,
	_PLL3,
	_PLL4,
	_PLL_NB
};

enum stm32mp1_div_id {
	_DIV_P,
	_DIV_Q,
	_DIV_R,
	_DIV_NB,
};

enum stm32mp1_clksrc_id {
	CLKSRC_MPU,
	CLKSRC_AXI,
130
	CLKSRC_MCU,
131
132
133
134
135
136
137
138
139
140
141
142
	CLKSRC_PLL12,
	CLKSRC_PLL3,
	CLKSRC_PLL4,
	CLKSRC_RTC,
	CLKSRC_MCO1,
	CLKSRC_MCO2,
	CLKSRC_NB
};

enum stm32mp1_clkdiv_id {
	CLKDIV_MPU,
	CLKDIV_AXI,
143
	CLKDIV_MCU,
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
	CLKDIV_APB1,
	CLKDIV_APB2,
	CLKDIV_APB3,
	CLKDIV_APB4,
	CLKDIV_APB5,
	CLKDIV_RTC,
	CLKDIV_MCO1,
	CLKDIV_MCO2,
	CLKDIV_NB
};

enum stm32mp1_pllcfg {
	PLLCFG_M,
	PLLCFG_N,
	PLLCFG_P,
	PLLCFG_Q,
	PLLCFG_R,
	PLLCFG_O,
	PLLCFG_NB
};

enum stm32mp1_pllcsg {
	PLLCSG_MOD_PER,
	PLLCSG_INC_STEP,
	PLLCSG_SSCG_MODE,
	PLLCSG_NB
};

enum stm32mp1_plltype {
	PLL_800,
	PLL_1600,
	PLL_TYPE_NB
};

struct stm32mp1_pll {
	uint8_t refclk_min;
	uint8_t refclk_max;
	uint8_t divn_max;
};

struct stm32mp1_clk_gate {
	uint16_t offset;
	uint8_t bit;
	uint8_t index;
	uint8_t set_clr;
Yann Gautier's avatar
Yann Gautier committed
189
190
	uint8_t sel; /* Relates to enum stm32mp1_parent_sel */
	uint8_t fixed; /* Relates to enum stm32mp1_parent_id */
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
};

struct stm32mp1_clk_sel {
	uint16_t offset;
	uint8_t src;
	uint8_t msk;
	uint8_t nb_parent;
	const uint8_t *parent;
};

#define REFCLK_SIZE 4
struct stm32mp1_clk_pll {
	enum stm32mp1_plltype plltype;
	uint16_t rckxselr;
	uint16_t pllxcfgr1;
	uint16_t pllxcfgr2;
	uint16_t pllxfracr;
	uint16_t pllxcr;
	uint16_t pllxcsgr;
	enum stm32mp_osc_id refclk[REFCLK_SIZE];
};

Yann Gautier's avatar
Yann Gautier committed
213
214
/* Clocks with selectable source and non set/clr register access */
#define _CLK_SELEC(off, b, idx, s)			\
215
216
217
218
219
220
221
222
223
	{						\
		.offset = (off),			\
		.bit = (b),				\
		.index = (idx),				\
		.set_clr = 0,				\
		.sel = (s),				\
		.fixed = _UNKNOWN_ID,			\
	}

Yann Gautier's avatar
Yann Gautier committed
224
225
/* Clocks with fixed source and non set/clr register access */
#define _CLK_FIXED(off, b, idx, f)			\
226
227
228
229
230
231
232
233
234
	{						\
		.offset = (off),			\
		.bit = (b),				\
		.index = (idx),				\
		.set_clr = 0,				\
		.sel = _UNKNOWN_SEL,			\
		.fixed = (f),				\
	}

Yann Gautier's avatar
Yann Gautier committed
235
236
/* Clocks with selectable source and set/clr register access */
#define _CLK_SC_SELEC(off, b, idx, s)			\
237
238
239
240
241
242
243
244
245
	{						\
		.offset = (off),			\
		.bit = (b),				\
		.index = (idx),				\
		.set_clr = 1,				\
		.sel = (s),				\
		.fixed = _UNKNOWN_ID,			\
	}

Yann Gautier's avatar
Yann Gautier committed
246
247
/* Clocks with fixed source and set/clr register access */
#define _CLK_SC_FIXED(off, b, idx, f)			\
248
249
250
251
252
253
254
255
256
	{						\
		.offset = (off),			\
		.bit = (b),				\
		.index = (idx),				\
		.set_clr = 1,				\
		.sel = _UNKNOWN_SEL,			\
		.fixed = (f),				\
	}

257
258
259
260
261
262
263
#define _CLK_PARENT_SEL(_label, _rcc_selr, _parents)		\
	[_ ## _label ## _SEL] = {				\
		.offset = _rcc_selr,				\
		.src = _rcc_selr ## _ ## _label ## SRC_SHIFT,	\
		.msk = _rcc_selr ## _ ## _label ## SRC_MASK,	\
		.parent = (_parents),				\
		.nb_parent = ARRAY_SIZE(_parents)		\
264
265
	}

Yann Gautier's avatar
Yann Gautier committed
266
267
268
#define _CLK_PLL(idx, type, off1, off2, off3,		\
		 off4, off5, off6,			\
		 p1, p2, p3, p4)			\
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
	[(idx)] = {					\
		.plltype = (type),			\
		.rckxselr = (off1),			\
		.pllxcfgr1 = (off2),			\
		.pllxcfgr2 = (off3),			\
		.pllxfracr = (off4),			\
		.pllxcr = (off5),			\
		.pllxcsgr = (off6),			\
		.refclk[0] = (p1),			\
		.refclk[1] = (p2),			\
		.refclk[2] = (p3),			\
		.refclk[3] = (p4),			\
	}

static const uint8_t stm32mp1_clks[][2] = {
Yann Gautier's avatar
Yann Gautier committed
284
285
286
	{ CK_PER, _CK_PER },
	{ CK_MPU, _CK_MPU },
	{ CK_AXI, _ACLK },
287
	{ CK_MCU, _CK_MCU },
Yann Gautier's avatar
Yann Gautier committed
288
289
290
291
292
293
	{ CK_HSE, _HSE },
	{ CK_CSI, _CSI },
	{ CK_LSI, _LSI },
	{ CK_LSE, _LSE },
	{ CK_HSI, _HSI },
	{ CK_HSE_DIV2, _HSE_KER_DIV2 },
294
295
};

Yann Gautier's avatar
Yann Gautier committed
296
297
#define NB_GATES	ARRAY_SIZE(stm32mp1_clk_gate)

298
static const struct stm32mp1_clk_gate stm32mp1_clk_gate[] = {
Yann Gautier's avatar
Yann Gautier committed
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
	_CLK_FIXED(RCC_DDRITFCR, 0, DDRC1, _ACLK),
	_CLK_FIXED(RCC_DDRITFCR, 1, DDRC1LP, _ACLK),
	_CLK_FIXED(RCC_DDRITFCR, 2, DDRC2, _ACLK),
	_CLK_FIXED(RCC_DDRITFCR, 3, DDRC2LP, _ACLK),
	_CLK_FIXED(RCC_DDRITFCR, 4, DDRPHYC, _PLL2_R),
	_CLK_FIXED(RCC_DDRITFCR, 5, DDRPHYCLP, _PLL2_R),
	_CLK_FIXED(RCC_DDRITFCR, 6, DDRCAPB, _PCLK4),
	_CLK_FIXED(RCC_DDRITFCR, 7, DDRCAPBLP, _PCLK4),
	_CLK_FIXED(RCC_DDRITFCR, 8, AXIDCG, _ACLK),
	_CLK_FIXED(RCC_DDRITFCR, 9, DDRPHYCAPB, _PCLK4),
	_CLK_FIXED(RCC_DDRITFCR, 10, DDRPHYCAPBLP, _PCLK4),

	_CLK_SC_FIXED(RCC_MP_APB1ENSETR, 6, TIM12_K, _PCLK1),
	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 14, USART2_K, _UART24_SEL),
	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 15, USART3_K, _UART35_SEL),
	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 16, UART4_K, _UART24_SEL),
	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 17, UART5_K, _UART35_SEL),
	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 18, UART7_K, _UART78_SEL),
	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 19, UART8_K, _UART78_SEL),
	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 21, I2C1_K, _I2C12_SEL),
	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 22, I2C2_K, _I2C12_SEL),
	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 23, I2C3_K, _I2C35_SEL),
	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 24, I2C5_K, _I2C35_SEL),

	_CLK_SC_FIXED(RCC_MP_APB2ENSETR, 2, TIM15_K, _PCLK2),
	_CLK_SC_SELEC(RCC_MP_APB2ENSETR, 13, USART6_K, _UART6_SEL),

	_CLK_SC_SELEC(RCC_MP_APB4ENSETR, 8, DDRPERFM, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_APB4ENSETR, 15, IWDG2, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_APB4ENSETR, 16, USBPHY_K, _USBPHY_SEL),

	_CLK_SC_SELEC(RCC_MP_APB5ENSETR, 0, SPI6_K, _SPI6_SEL),
	_CLK_SC_SELEC(RCC_MP_APB5ENSETR, 2, I2C4_K, _I2C46_SEL),
	_CLK_SC_SELEC(RCC_MP_APB5ENSETR, 3, I2C6_K, _I2C46_SEL),
333
	_CLK_SC_SELEC(RCC_MP_APB5ENSETR, 4, USART1_K, _UART1_SEL),
Yann Gautier's avatar
Yann Gautier committed
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
	_CLK_SC_FIXED(RCC_MP_APB5ENSETR, 8, RTCAPB, _PCLK5),
	_CLK_SC_FIXED(RCC_MP_APB5ENSETR, 11, TZC1, _PCLK5),
	_CLK_SC_FIXED(RCC_MP_APB5ENSETR, 12, TZC2, _PCLK5),
	_CLK_SC_FIXED(RCC_MP_APB5ENSETR, 13, TZPC, _PCLK5),
	_CLK_SC_FIXED(RCC_MP_APB5ENSETR, 15, IWDG1, _PCLK5),
	_CLK_SC_FIXED(RCC_MP_APB5ENSETR, 16, BSEC, _PCLK5),
	_CLK_SC_SELEC(RCC_MP_APB5ENSETR, 20, STGEN_K, _STGEN_SEL),

	_CLK_SC_SELEC(RCC_MP_AHB2ENSETR, 8, USBO_K, _USBO_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB2ENSETR, 16, SDMMC3_K, _SDMMC3_SEL),

	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 0, GPIOA, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 1, GPIOB, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 2, GPIOC, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 3, GPIOD, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 4, GPIOE, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 5, GPIOF, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 6, GPIOG, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 7, GPIOH, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 8, GPIOI, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 9, GPIOJ, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 10, GPIOK, _UNKNOWN_SEL),

	_CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 0, GPIOZ, _PCLK5),
	_CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 4, CRYP1, _PCLK5),
	_CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 5, HASH1, _PCLK5),
	_CLK_SC_SELEC(RCC_MP_AHB5ENSETR, 6, RNG1_K, _RNG1_SEL),
	_CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 8, BKPSRAM, _PCLK5),

	_CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 12, FMC_K, _FMC_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 14, QSPI_K, _QSPI_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 16, SDMMC1_K, _SDMMC12_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 17, SDMMC2_K, _SDMMC12_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 24, USBH, _UNKNOWN_SEL),

	_CLK_SELEC(RCC_DBGCFGR, 8, CK_DBG, _UNKNOWN_SEL),
};

static const uint8_t i2c12_parents[] = {
	_PCLK1, _PLL4_R, _HSI_KER, _CSI_KER
};

static const uint8_t i2c35_parents[] = {
	_PCLK1, _PLL4_R, _HSI_KER, _CSI_KER
};

static const uint8_t stgen_parents[] = {
	_HSI_KER, _HSE_KER
};

static const uint8_t i2c46_parents[] = {
	_PCLK5, _PLL3_Q, _HSI_KER, _CSI_KER
};

static const uint8_t spi6_parents[] = {
	_PCLK5, _PLL4_Q, _HSI_KER, _CSI_KER, _HSE_KER, _PLL3_Q
};

static const uint8_t usart1_parents[] = {
	_PCLK5, _PLL3_Q, _HSI_KER, _CSI_KER, _PLL4_Q, _HSE_KER
};

static const uint8_t rng1_parents[] = {
	_CSI, _PLL4_R, _LSE, _LSI
};

static const uint8_t uart6_parents[] = {
	_PCLK2, _PLL4_Q, _HSI_KER, _CSI_KER, _HSE_KER
};

static const uint8_t uart234578_parents[] = {
	_PCLK1, _PLL4_Q, _HSI_KER, _CSI_KER, _HSE_KER
};

static const uint8_t sdmmc12_parents[] = {
	_HCLK6, _PLL3_R, _PLL4_P, _HSI_KER
};

static const uint8_t sdmmc3_parents[] = {
	_HCLK2, _PLL3_R, _PLL4_P, _HSI_KER
};

static const uint8_t qspi_parents[] = {
	_ACLK, _PLL3_R, _PLL4_P, _CK_PER
};

static const uint8_t fmc_parents[] = {
	_ACLK, _PLL3_R, _PLL4_P, _CK_PER
};

static const uint8_t ass_parents[] = {
	_HSI, _HSE, _PLL2
426
427
};

428
429
430
431
static const uint8_t mss_parents[] = {
	_HSI, _HSE, _CSI, _PLL3
};

Yann Gautier's avatar
Yann Gautier committed
432
433
434
435
436
437
438
static const uint8_t usbphy_parents[] = {
	_HSE_KER, _PLL4_R, _HSE_KER_DIV2
};

static const uint8_t usbo_parents[] = {
	_PLL4_R, _USB_PHY_48
};
439
440

static const struct stm32mp1_clk_sel stm32mp1_clk_sel[_PARENT_SEL_NB] = {
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
	_CLK_PARENT_SEL(I2C12, RCC_I2C12CKSELR, i2c12_parents),
	_CLK_PARENT_SEL(I2C35, RCC_I2C35CKSELR, i2c35_parents),
	_CLK_PARENT_SEL(STGEN, RCC_STGENCKSELR, stgen_parents),
	_CLK_PARENT_SEL(I2C46, RCC_I2C46CKSELR, i2c46_parents),
	_CLK_PARENT_SEL(SPI6, RCC_SPI6CKSELR, spi6_parents),
	_CLK_PARENT_SEL(UART1, RCC_UART1CKSELR, usart1_parents),
	_CLK_PARENT_SEL(RNG1, RCC_RNG1CKSELR, rng1_parents),
	_CLK_PARENT_SEL(UART6, RCC_UART6CKSELR, uart6_parents),
	_CLK_PARENT_SEL(UART24, RCC_UART24CKSELR, uart234578_parents),
	_CLK_PARENT_SEL(UART35, RCC_UART35CKSELR, uart234578_parents),
	_CLK_PARENT_SEL(UART78, RCC_UART78CKSELR, uart234578_parents),
	_CLK_PARENT_SEL(SDMMC12, RCC_SDMMC12CKSELR, sdmmc12_parents),
	_CLK_PARENT_SEL(SDMMC3, RCC_SDMMC3CKSELR, sdmmc3_parents),
	_CLK_PARENT_SEL(QSPI, RCC_QSPICKSELR, qspi_parents),
	_CLK_PARENT_SEL(FMC, RCC_FMCCKSELR, fmc_parents),
	_CLK_PARENT_SEL(AXIS, RCC_ASSCKSELR, ass_parents),
	_CLK_PARENT_SEL(MCUS, RCC_MSSCKSELR, mss_parents),
	_CLK_PARENT_SEL(USBPHY, RCC_USBCKSELR, usbphy_parents),
	_CLK_PARENT_SEL(USBO, RCC_USBCKSELR, usbo_parents),
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
};

/* Define characteristic of PLL according type */
#define DIVN_MIN	24
static const struct stm32mp1_pll stm32mp1_pll[PLL_TYPE_NB] = {
	[PLL_800] = {
		.refclk_min = 4,
		.refclk_max = 16,
		.divn_max = 99,
	},
	[PLL_1600] = {
		.refclk_min = 8,
		.refclk_max = 16,
		.divn_max = 199,
	},
};

/* PLLNCFGR2 register divider by output */
static const uint8_t pllncfgr2[_DIV_NB] = {
	[_DIV_P] = RCC_PLLNCFGR2_DIVP_SHIFT,
	[_DIV_Q] = RCC_PLLNCFGR2_DIVQ_SHIFT,
Yann Gautier's avatar
Yann Gautier committed
481
	[_DIV_R] = RCC_PLLNCFGR2_DIVR_SHIFT,
482
483
484
};

static const struct stm32mp1_clk_pll stm32mp1_clk_pll[_PLL_NB] = {
Yann Gautier's avatar
Yann Gautier committed
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
	_CLK_PLL(_PLL1, PLL_1600,
		 RCC_RCK12SELR, RCC_PLL1CFGR1, RCC_PLL1CFGR2,
		 RCC_PLL1FRACR, RCC_PLL1CR, RCC_PLL1CSGR,
		 _HSI, _HSE, _UNKNOWN_OSC_ID, _UNKNOWN_OSC_ID),
	_CLK_PLL(_PLL2, PLL_1600,
		 RCC_RCK12SELR, RCC_PLL2CFGR1, RCC_PLL2CFGR2,
		 RCC_PLL2FRACR, RCC_PLL2CR, RCC_PLL2CSGR,
		 _HSI, _HSE, _UNKNOWN_OSC_ID, _UNKNOWN_OSC_ID),
	_CLK_PLL(_PLL3, PLL_800,
		 RCC_RCK3SELR, RCC_PLL3CFGR1, RCC_PLL3CFGR2,
		 RCC_PLL3FRACR, RCC_PLL3CR, RCC_PLL3CSGR,
		 _HSI, _HSE, _CSI, _UNKNOWN_OSC_ID),
	_CLK_PLL(_PLL4, PLL_800,
		 RCC_RCK4SELR, RCC_PLL4CFGR1, RCC_PLL4CFGR2,
		 RCC_PLL4FRACR, RCC_PLL4CR, RCC_PLL4CSGR,
		 _HSI, _HSE, _CSI, _I2S_CKIN),
501
502
503
};

/* Prescaler table lookups for clock computation */
504
505
506
507
/* div = /1 /2 /4 /8 / 16 /64 /128 /512 */
static const uint8_t stm32mp1_mcu_div[16] = {
	0, 1, 2, 3, 4, 6, 7, 8, 9, 9, 9, 9, 9, 9, 9, 9
};
508
509
510
511
512
513
514
515
516
517
518
519
520

/* div = /1 /2 /4 /8 /16 : same divider for PMU and APBX */
#define stm32mp1_mpu_div stm32mp1_mpu_apbx_div
#define stm32mp1_apbx_div stm32mp1_mpu_apbx_div
static const uint8_t stm32mp1_mpu_apbx_div[8] = {
	0, 1, 2, 3, 4, 4, 4, 4
};

/* div = /1 /2 /3 /4 */
static const uint8_t stm32mp1_axi_div[8] = {
	1, 2, 3, 4, 4, 4, 4, 4
};

Yann Gautier's avatar
Yann Gautier committed
521
522
523
524
525
526
527
528
529
530
/* RCC clock device driver private */
static unsigned long stm32mp1_osc[NB_OSC];
static struct spinlock reg_lock;
static unsigned int gate_refcounts[NB_GATES];
static struct spinlock refcount_lock;

static const struct stm32mp1_clk_gate *gate_ref(unsigned int idx)
{
	return &stm32mp1_clk_gate[idx];
}
531

Yann Gautier's avatar
Yann Gautier committed
532
533
534
535
static const struct stm32mp1_clk_sel *clk_sel_ref(unsigned int idx)
{
	return &stm32mp1_clk_sel[idx];
}
536

Yann Gautier's avatar
Yann Gautier committed
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
static const struct stm32mp1_clk_pll *pll_ref(unsigned int idx)
{
	return &stm32mp1_clk_pll[idx];
}

static int stm32mp1_lock_available(void)
{
	/* The spinlocks are used only when MMU is enabled */
	return (read_sctlr() & SCTLR_M_BIT) && (read_sctlr() & SCTLR_C_BIT);
}

static void stm32mp1_clk_lock(struct spinlock *lock)
{
	if (stm32mp1_lock_available() == 0U) {
		return;
	}

	/* Assume interrupts are masked */
	spin_lock(lock);
}

static void stm32mp1_clk_unlock(struct spinlock *lock)
{
	if (stm32mp1_lock_available() == 0U) {
		return;
	}

	spin_unlock(lock);
}

bool stm32mp1_rcc_is_secure(void)
{
	uintptr_t rcc_base = stm32mp_rcc_base();

	return (mmio_read_32(rcc_base + RCC_TZCR) & RCC_TZCR_TZEN) != 0;
}

574
575
576
577
578
579
580
bool stm32mp1_rcc_is_mckprot(void)
{
	uintptr_t rcc_base = stm32mp_rcc_base();

	return (mmio_read_32(rcc_base + RCC_TZCR) & RCC_TZCR_MCKPROT) != 0;
}

Yann Gautier's avatar
Yann Gautier committed
581
582
583
584
585
586
587
588
589
590
591
void stm32mp1_clk_rcc_regs_lock(void)
{
	stm32mp1_clk_lock(&reg_lock);
}

void stm32mp1_clk_rcc_regs_unlock(void)
{
	stm32mp1_clk_unlock(&reg_lock);
}

static unsigned long stm32mp1_clk_get_fixed(enum stm32mp_osc_id idx)
592
593
594
595
596
{
	if (idx >= NB_OSC) {
		return 0;
	}

Yann Gautier's avatar
Yann Gautier committed
597
	return stm32mp1_osc[idx];
598
599
}

Yann Gautier's avatar
Yann Gautier committed
600
static int stm32mp1_clk_get_gated_id(unsigned long id)
601
{
Yann Gautier's avatar
Yann Gautier committed
602
	unsigned int i;
603

Yann Gautier's avatar
Yann Gautier committed
604
605
	for (i = 0U; i < NB_GATES; i++) {
		if (gate_ref(i)->index == id) {
606
607
608
609
610
611
612
613
614
			return i;
		}
	}

	ERROR("%s: clk id %d not found\n", __func__, (uint32_t)id);

	return -EINVAL;
}

Yann Gautier's avatar
Yann Gautier committed
615
static enum stm32mp1_parent_sel stm32mp1_clk_get_sel(int i)
616
{
Yann Gautier's avatar
Yann Gautier committed
617
	return (enum stm32mp1_parent_sel)(gate_ref(i)->sel);
618
619
}

Yann Gautier's avatar
Yann Gautier committed
620
static enum stm32mp1_parent_id stm32mp1_clk_get_fixed_parent(int i)
621
{
Yann Gautier's avatar
Yann Gautier committed
622
	return (enum stm32mp1_parent_id)(gate_ref(i)->fixed);
623
624
}

Yann Gautier's avatar
Yann Gautier committed
625
static int stm32mp1_clk_get_parent(unsigned long id)
626
{
Yann Gautier's avatar
Yann Gautier committed
627
	const struct stm32mp1_clk_sel *sel;
628
629
630
631
	uint32_t j, p_sel;
	int i;
	enum stm32mp1_parent_id p;
	enum stm32mp1_parent_sel s;
Yann Gautier's avatar
Yann Gautier committed
632
	uintptr_t rcc_base = stm32mp_rcc_base();
633

Yann Gautier's avatar
Yann Gautier committed
634
	for (j = 0U; j < ARRAY_SIZE(stm32mp1_clks); j++) {
635
636
637
638
639
		if (stm32mp1_clks[j][0] == id) {
			return (int)stm32mp1_clks[j][1];
		}
	}

Yann Gautier's avatar
Yann Gautier committed
640
	i = stm32mp1_clk_get_gated_id(id);
641
	if (i < 0) {
Yann Gautier's avatar
Yann Gautier committed
642
		panic();
643
644
	}

Yann Gautier's avatar
Yann Gautier committed
645
	p = stm32mp1_clk_get_fixed_parent(i);
646
647
648
649
	if (p < _PARENT_NB) {
		return (int)p;
	}

Yann Gautier's avatar
Yann Gautier committed
650
651
	s = stm32mp1_clk_get_sel(i);
	if (s == _UNKNOWN_SEL) {
652
653
		return -EINVAL;
	}
Yann Gautier's avatar
Yann Gautier committed
654
655
	if (s >= _PARENT_SEL_NB) {
		panic();
656
657
	}

Yann Gautier's avatar
Yann Gautier committed
658
	sel = clk_sel_ref(s);
659
	p_sel = (mmio_read_32(rcc_base + sel->offset) & sel->msk) >> sel->src;
Yann Gautier's avatar
Yann Gautier committed
660
661
662
	if (p_sel < sel->nb_parent) {
		return (int)sel->parent[p_sel];
	}
663
664
665
666

	return -EINVAL;
}

Yann Gautier's avatar
Yann Gautier committed
667
static unsigned long stm32mp1_pll_get_fref(const struct stm32mp1_clk_pll *pll)
668
{
Yann Gautier's avatar
Yann Gautier committed
669
670
	uint32_t selr = mmio_read_32(stm32mp_rcc_base() + pll->rckxselr);
	uint32_t src = selr & RCC_SELR_REFCLK_SRC_MASK;
671

Yann Gautier's avatar
Yann Gautier committed
672
	return stm32mp1_clk_get_fixed(pll->refclk[src]);
673
674
675
676
677
678
679
680
}

/*
 * pll_get_fvco() : return the VCO or (VCO / 2) frequency for the requested PLL
 * - PLL1 & PLL2 => return VCO / 2 with Fpll_y_ck = FVCO / 2 * (DIVy + 1)
 * - PLL3 & PLL4 => return VCO     with Fpll_y_ck = FVCO / (DIVy + 1)
 * => in all cases Fpll_y_ck = pll_get_fvco() / (DIVy + 1)
 */
Yann Gautier's avatar
Yann Gautier committed
681
static unsigned long stm32mp1_pll_get_fvco(const struct stm32mp1_clk_pll *pll)
682
683
684
{
	unsigned long refclk, fvco;
	uint32_t cfgr1, fracr, divm, divn;
Yann Gautier's avatar
Yann Gautier committed
685
	uintptr_t rcc_base = stm32mp_rcc_base();
686

Yann Gautier's avatar
Yann Gautier committed
687
688
	cfgr1 = mmio_read_32(rcc_base + pll->pllxcfgr1);
	fracr = mmio_read_32(rcc_base + pll->pllxfracr);
689
690
691
692

	divm = (cfgr1 & (RCC_PLLNCFGR1_DIVM_MASK)) >> RCC_PLLNCFGR1_DIVM_SHIFT;
	divn = cfgr1 & RCC_PLLNCFGR1_DIVN_MASK;

Yann Gautier's avatar
Yann Gautier committed
693
	refclk = stm32mp1_pll_get_fref(pll);
694
695
696
697
698
699
700
701

	/*
	 * With FRACV :
	 *   Fvco = Fck_ref * ((DIVN + 1) + FRACV / 2^13) / (DIVM + 1)
	 * Without FRACV
	 *   Fvco = Fck_ref * ((DIVN + 1) / (DIVM + 1)
	 */
	if ((fracr & RCC_PLLNFRACR_FRACLE) != 0U) {
Yann Gautier's avatar
Yann Gautier committed
702
703
		uint32_t fracv = (fracr & RCC_PLLNFRACR_FRACV_MASK) >>
				 RCC_PLLNFRACR_FRACV_SHIFT;
704
705
		unsigned long long numerator, denominator;

Yann Gautier's avatar
Yann Gautier committed
706
707
708
		numerator = (((unsigned long long)divn + 1U) << 13) + fracv;
		numerator = refclk * numerator;
		denominator = ((unsigned long long)divm + 1U) << 13;
709
710
711
712
713
714
715
716
		fvco = (unsigned long)(numerator / denominator);
	} else {
		fvco = (unsigned long)(refclk * (divn + 1U) / (divm + 1U));
	}

	return fvco;
}

Yann Gautier's avatar
Yann Gautier committed
717
static unsigned long stm32mp1_read_pll_freq(enum stm32mp1_pll_id pll_id,
718
719
					    enum stm32mp1_div_id div_id)
{
Yann Gautier's avatar
Yann Gautier committed
720
	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
721
722
723
724
725
726
727
	unsigned long dfout;
	uint32_t cfgr2, divy;

	if (div_id >= _DIV_NB) {
		return 0;
	}

Yann Gautier's avatar
Yann Gautier committed
728
	cfgr2 = mmio_read_32(stm32mp_rcc_base() + pll->pllxcfgr2);
729
730
	divy = (cfgr2 >> pllncfgr2[div_id]) & RCC_PLLNCFGR2_DIVX_MASK;

Yann Gautier's avatar
Yann Gautier committed
731
	dfout = stm32mp1_pll_get_fvco(pll) / (divy + 1U);
732
733
734
735

	return dfout;
}

Yann Gautier's avatar
Yann Gautier committed
736
static unsigned long get_clock_rate(int p)
737
738
739
{
	uint32_t reg, clkdiv;
	unsigned long clock = 0;
Yann Gautier's avatar
Yann Gautier committed
740
	uintptr_t rcc_base = stm32mp_rcc_base();
741
742
743
744

	switch (p) {
	case _CK_MPU:
	/* MPU sub system */
Yann Gautier's avatar
Yann Gautier committed
745
		reg = mmio_read_32(rcc_base + RCC_MPCKSELR);
746
747
		switch (reg & RCC_SELR_SRC_MASK) {
		case RCC_MPCKSELR_HSI:
Yann Gautier's avatar
Yann Gautier committed
748
			clock = stm32mp1_clk_get_fixed(_HSI);
749
750
			break;
		case RCC_MPCKSELR_HSE:
Yann Gautier's avatar
Yann Gautier committed
751
			clock = stm32mp1_clk_get_fixed(_HSE);
752
753
			break;
		case RCC_MPCKSELR_PLL:
Yann Gautier's avatar
Yann Gautier committed
754
			clock = stm32mp1_read_pll_freq(_PLL1, _DIV_P);
755
756
			break;
		case RCC_MPCKSELR_PLL_MPUDIV:
Yann Gautier's avatar
Yann Gautier committed
757
			clock = stm32mp1_read_pll_freq(_PLL1, _DIV_P);
758

Yann Gautier's avatar
Yann Gautier committed
759
			reg = mmio_read_32(rcc_base + RCC_MPCKDIVR);
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
			clkdiv = reg & RCC_MPUDIV_MASK;
			if (clkdiv != 0U) {
				clock /= stm32mp1_mpu_div[clkdiv];
			}
			break;
		default:
			break;
		}
		break;
	/* AXI sub system */
	case _ACLK:
	case _HCLK2:
	case _HCLK6:
	case _PCLK4:
	case _PCLK5:
Yann Gautier's avatar
Yann Gautier committed
775
		reg = mmio_read_32(rcc_base + RCC_ASSCKSELR);
776
777
		switch (reg & RCC_SELR_SRC_MASK) {
		case RCC_ASSCKSELR_HSI:
Yann Gautier's avatar
Yann Gautier committed
778
			clock = stm32mp1_clk_get_fixed(_HSI);
779
780
			break;
		case RCC_ASSCKSELR_HSE:
Yann Gautier's avatar
Yann Gautier committed
781
			clock = stm32mp1_clk_get_fixed(_HSE);
782
783
			break;
		case RCC_ASSCKSELR_PLL:
Yann Gautier's avatar
Yann Gautier committed
784
			clock = stm32mp1_read_pll_freq(_PLL2, _DIV_P);
785
786
787
788
789
790
			break;
		default:
			break;
		}

		/* System clock divider */
Yann Gautier's avatar
Yann Gautier committed
791
		reg = mmio_read_32(rcc_base + RCC_AXIDIVR);
792
793
794
795
		clock /= stm32mp1_axi_div[reg & RCC_AXIDIV_MASK];

		switch (p) {
		case _PCLK4:
Yann Gautier's avatar
Yann Gautier committed
796
			reg = mmio_read_32(rcc_base + RCC_APB4DIVR);
797
798
799
			clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
			break;
		case _PCLK5:
Yann Gautier's avatar
Yann Gautier committed
800
			reg = mmio_read_32(rcc_base + RCC_APB5DIVR);
801
802
803
804
805
806
			clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
			break;
		default:
			break;
		}
		break;
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
	/* MCU sub system */
	case _CK_MCU:
	case _PCLK1:
	case _PCLK2:
	case _PCLK3:
		reg = mmio_read_32(rcc_base + RCC_MSSCKSELR);
		switch (reg & RCC_SELR_SRC_MASK) {
		case RCC_MSSCKSELR_HSI:
			clock = stm32mp1_clk_get_fixed(_HSI);
			break;
		case RCC_MSSCKSELR_HSE:
			clock = stm32mp1_clk_get_fixed(_HSE);
			break;
		case RCC_MSSCKSELR_CSI:
			clock = stm32mp1_clk_get_fixed(_CSI);
			break;
		case RCC_MSSCKSELR_PLL:
			clock = stm32mp1_read_pll_freq(_PLL3, _DIV_P);
			break;
		default:
			break;
		}

		/* MCU clock divider */
		reg = mmio_read_32(rcc_base + RCC_MCUDIVR);
		clock >>= stm32mp1_mcu_div[reg & RCC_MCUDIV_MASK];

		switch (p) {
		case _PCLK1:
			reg = mmio_read_32(rcc_base + RCC_APB1DIVR);
			clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
			break;
		case _PCLK2:
			reg = mmio_read_32(rcc_base + RCC_APB2DIVR);
			clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
			break;
		case _PCLK3:
			reg = mmio_read_32(rcc_base + RCC_APB3DIVR);
			clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
			break;
		case _CK_MCU:
		default:
			break;
		}
		break;
852
	case _CK_PER:
Yann Gautier's avatar
Yann Gautier committed
853
		reg = mmio_read_32(rcc_base + RCC_CPERCKSELR);
854
855
		switch (reg & RCC_SELR_SRC_MASK) {
		case RCC_CPERCKSELR_HSI:
Yann Gautier's avatar
Yann Gautier committed
856
			clock = stm32mp1_clk_get_fixed(_HSI);
857
858
			break;
		case RCC_CPERCKSELR_HSE:
Yann Gautier's avatar
Yann Gautier committed
859
			clock = stm32mp1_clk_get_fixed(_HSE);
860
861
			break;
		case RCC_CPERCKSELR_CSI:
Yann Gautier's avatar
Yann Gautier committed
862
			clock = stm32mp1_clk_get_fixed(_CSI);
863
864
865
866
867
868
869
			break;
		default:
			break;
		}
		break;
	case _HSI:
	case _HSI_KER:
Yann Gautier's avatar
Yann Gautier committed
870
		clock = stm32mp1_clk_get_fixed(_HSI);
871
872
873
		break;
	case _CSI:
	case _CSI_KER:
Yann Gautier's avatar
Yann Gautier committed
874
		clock = stm32mp1_clk_get_fixed(_CSI);
875
876
877
		break;
	case _HSE:
	case _HSE_KER:
Yann Gautier's avatar
Yann Gautier committed
878
		clock = stm32mp1_clk_get_fixed(_HSE);
879
880
		break;
	case _HSE_KER_DIV2:
Yann Gautier's avatar
Yann Gautier committed
881
		clock = stm32mp1_clk_get_fixed(_HSE) >> 1;
882
883
		break;
	case _LSI:
Yann Gautier's avatar
Yann Gautier committed
884
		clock = stm32mp1_clk_get_fixed(_LSI);
885
886
		break;
	case _LSE:
Yann Gautier's avatar
Yann Gautier committed
887
		clock = stm32mp1_clk_get_fixed(_LSE);
888
889
890
		break;
	/* PLL */
	case _PLL1_P:
Yann Gautier's avatar
Yann Gautier committed
891
		clock = stm32mp1_read_pll_freq(_PLL1, _DIV_P);
892
893
		break;
	case _PLL1_Q:
Yann Gautier's avatar
Yann Gautier committed
894
		clock = stm32mp1_read_pll_freq(_PLL1, _DIV_Q);
895
896
		break;
	case _PLL1_R:
Yann Gautier's avatar
Yann Gautier committed
897
		clock = stm32mp1_read_pll_freq(_PLL1, _DIV_R);
898
899
		break;
	case _PLL2_P:
Yann Gautier's avatar
Yann Gautier committed
900
		clock = stm32mp1_read_pll_freq(_PLL2, _DIV_P);
901
902
		break;
	case _PLL2_Q:
Yann Gautier's avatar
Yann Gautier committed
903
		clock = stm32mp1_read_pll_freq(_PLL2, _DIV_Q);
904
905
		break;
	case _PLL2_R:
Yann Gautier's avatar
Yann Gautier committed
906
		clock = stm32mp1_read_pll_freq(_PLL2, _DIV_R);
907
908
		break;
	case _PLL3_P:
Yann Gautier's avatar
Yann Gautier committed
909
		clock = stm32mp1_read_pll_freq(_PLL3, _DIV_P);
910
911
		break;
	case _PLL3_Q:
Yann Gautier's avatar
Yann Gautier committed
912
		clock = stm32mp1_read_pll_freq(_PLL3, _DIV_Q);
913
914
		break;
	case _PLL3_R:
Yann Gautier's avatar
Yann Gautier committed
915
		clock = stm32mp1_read_pll_freq(_PLL3, _DIV_R);
916
917
		break;
	case _PLL4_P:
Yann Gautier's avatar
Yann Gautier committed
918
		clock = stm32mp1_read_pll_freq(_PLL4, _DIV_P);
919
920
		break;
	case _PLL4_Q:
Yann Gautier's avatar
Yann Gautier committed
921
		clock = stm32mp1_read_pll_freq(_PLL4, _DIV_Q);
922
923
		break;
	case _PLL4_R:
Yann Gautier's avatar
Yann Gautier committed
924
		clock = stm32mp1_read_pll_freq(_PLL4, _DIV_R);
925
926
927
		break;
	/* Other */
	case _USB_PHY_48:
Yann Gautier's avatar
Yann Gautier committed
928
		clock = USB_PHY_48_MHZ;
929
930
931
932
933
934
935
936
		break;
	default:
		break;
	}

	return clock;
}

Yann Gautier's avatar
Yann Gautier committed
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
static void __clk_enable(struct stm32mp1_clk_gate const *gate)
{
	uintptr_t rcc_base = stm32mp_rcc_base();

	if (gate->set_clr != 0U) {
		mmio_write_32(rcc_base + gate->offset, BIT(gate->bit));
	} else {
		mmio_setbits_32(rcc_base + gate->offset, BIT(gate->bit));
	}

	VERBOSE("Clock %d has been enabled", gate->index);
}

static void __clk_disable(struct stm32mp1_clk_gate const *gate)
{
	uintptr_t rcc_base = stm32mp_rcc_base();

	if (gate->set_clr != 0U) {
		mmio_write_32(rcc_base + gate->offset + RCC_MP_ENCLRR_OFFSET,
			      BIT(gate->bit));
	} else {
		mmio_clrbits_32(rcc_base + gate->offset, BIT(gate->bit));
	}

	VERBOSE("Clock %d has been disabled", gate->index);
}

static bool __clk_is_enabled(struct stm32mp1_clk_gate const *gate)
{
	uintptr_t rcc_base = stm32mp_rcc_base();

	return mmio_read_32(rcc_base + gate->offset) & BIT(gate->bit);
}

unsigned int stm32mp1_clk_get_refcount(unsigned long id)
972
{
Yann Gautier's avatar
Yann Gautier committed
973
	int i = stm32mp1_clk_get_gated_id(id);
974
975

	if (i < 0) {
Yann Gautier's avatar
Yann Gautier committed
976
		panic();
977
978
	}

Yann Gautier's avatar
Yann Gautier committed
979
	return gate_refcounts[i];
980
981
}

Yann Gautier's avatar
Yann Gautier committed
982
void __stm32mp1_clk_enable(unsigned long id, bool secure)
983
{
Yann Gautier's avatar
Yann Gautier committed
984
985
986
	const struct stm32mp1_clk_gate *gate;
	int i = stm32mp1_clk_get_gated_id(id);
	unsigned int *refcnt;
987
988

	if (i < 0) {
Yann Gautier's avatar
Yann Gautier committed
989
990
		ERROR("Clock %d can't be enabled\n", (uint32_t)id);
		panic();
991
992
	}

Yann Gautier's avatar
Yann Gautier committed
993
994
995
996
997
998
999
	gate = gate_ref(i);
	refcnt = &gate_refcounts[i];

	stm32mp1_clk_lock(&refcount_lock);

	if (stm32mp_incr_shrefcnt(refcnt, secure) != 0) {
		__clk_enable(gate);
1000
1001
	}

Yann Gautier's avatar
Yann Gautier committed
1002
	stm32mp1_clk_unlock(&refcount_lock);
1003
1004
}

Yann Gautier's avatar
Yann Gautier committed
1005
void __stm32mp1_clk_disable(unsigned long id, bool secure)
1006
{
Yann Gautier's avatar
Yann Gautier committed
1007
1008
1009
	const struct stm32mp1_clk_gate *gate;
	int i = stm32mp1_clk_get_gated_id(id);
	unsigned int *refcnt;
1010
1011

	if (i < 0) {
Yann Gautier's avatar
Yann Gautier committed
1012
1013
		ERROR("Clock %d can't be disabled\n", (uint32_t)id);
		panic();
1014
1015
	}

Yann Gautier's avatar
Yann Gautier committed
1016
1017
1018
1019
1020
1021
1022
	gate = gate_ref(i);
	refcnt = &gate_refcounts[i];

	stm32mp1_clk_lock(&refcount_lock);

	if (stm32mp_decr_shrefcnt(refcnt, secure) != 0) {
		__clk_disable(gate);
1023
1024
	}

Yann Gautier's avatar
Yann Gautier committed
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
	stm32mp1_clk_unlock(&refcount_lock);
}

void stm32mp_clk_enable(unsigned long id)
{
	__stm32mp1_clk_enable(id, true);
}

void stm32mp_clk_disable(unsigned long id)
{
	__stm32mp1_clk_disable(id, true);
}

bool stm32mp_clk_is_enabled(unsigned long id)
{
	int i = stm32mp1_clk_get_gated_id(id);

	if (i < 0) {
		panic();
	}

	return __clk_is_enabled(gate_ref(i));
1047
1048
}

1049
unsigned long stm32mp_clk_get_rate(unsigned long id)
1050
{
Yann Gautier's avatar
Yann Gautier committed
1051
	int p = stm32mp1_clk_get_parent(id);
1052
1053
1054
1055
1056

	if (p < 0) {
		return 0;
	}

Yann Gautier's avatar
Yann Gautier committed
1057
	return get_clock_rate(p);
1058
1059
}

Yann Gautier's avatar
Yann Gautier committed
1060
static void stm32mp1_ls_osc_set(bool enable, uint32_t offset, uint32_t mask_on)
1061
{
Yann Gautier's avatar
Yann Gautier committed
1062
	uintptr_t address = stm32mp_rcc_base() + offset;
1063

Yann Gautier's avatar
Yann Gautier committed
1064
	if (enable) {
1065
1066
1067
1068
1069
1070
		mmio_setbits_32(address, mask_on);
	} else {
		mmio_clrbits_32(address, mask_on);
	}
}

Yann Gautier's avatar
Yann Gautier committed
1071
static void stm32mp1_hs_ocs_set(bool enable, uint32_t mask_on)
1072
{
Yann Gautier's avatar
Yann Gautier committed
1073
1074
1075
1076
	uint32_t offset = enable ? RCC_OCENSETR : RCC_OCENCLRR;
	uintptr_t address = stm32mp_rcc_base() + offset;

	mmio_write_32(address, mask_on);
1077
1078
}

Yann Gautier's avatar
Yann Gautier committed
1079
static int stm32mp1_osc_wait(bool enable, uint32_t offset, uint32_t mask_rdy)
1080
{
1081
	uint64_t timeout;
1082
	uint32_t mask_test;
Yann Gautier's avatar
Yann Gautier committed
1083
	uintptr_t address = stm32mp_rcc_base() + offset;
1084

Yann Gautier's avatar
Yann Gautier committed
1085
	if (enable) {
1086
1087
1088
1089
1090
		mask_test = mask_rdy;
	} else {
		mask_test = 0;
	}

1091
	timeout = timeout_init_us(OSCRDY_TIMEOUT);
1092
	while ((mmio_read_32(address) & mask_rdy) != mask_test) {
1093
		if (timeout_elapsed(timeout)) {
Yann Gautier's avatar
Yann Gautier committed
1094
			ERROR("OSC %x @ %lx timeout for enable=%d : 0x%x\n",
1095
1096
1097
1098
1099
1100
1101
1102
			      mask_rdy, address, enable, mmio_read_32(address));
			return -ETIMEDOUT;
		}
	}

	return 0;
}

Yann Gautier's avatar
Yann Gautier committed
1103
static void stm32mp1_lse_enable(bool bypass, bool digbyp, uint32_t lsedrv)
1104
1105
{
	uint32_t value;
Yann Gautier's avatar
Yann Gautier committed
1106
1107
1108
1109
1110
	uintptr_t rcc_base = stm32mp_rcc_base();

	if (digbyp) {
		mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_DIGBYP);
	}
1111

Yann Gautier's avatar
Yann Gautier committed
1112
1113
	if (bypass || digbyp) {
		mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_LSEBYP);
1114
1115
1116
1117
1118
1119
	}

	/*
	 * Warning: not recommended to switch directly from "high drive"
	 * to "medium low drive", and vice-versa.
	 */
Yann Gautier's avatar
Yann Gautier committed
1120
	value = (mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_LSEDRV_MASK) >>
1121
1122
1123
1124
1125
1126
1127
1128
1129
		RCC_BDCR_LSEDRV_SHIFT;

	while (value != lsedrv) {
		if (value > lsedrv) {
			value--;
		} else {
			value++;
		}

Yann Gautier's avatar
Yann Gautier committed
1130
		mmio_clrsetbits_32(rcc_base + RCC_BDCR,
1131
1132
1133
1134
				   RCC_BDCR_LSEDRV_MASK,
				   value << RCC_BDCR_LSEDRV_SHIFT);
	}

Yann Gautier's avatar
Yann Gautier committed
1135
	stm32mp1_ls_osc_set(true, RCC_BDCR, RCC_BDCR_LSEON);
1136
1137
}

Yann Gautier's avatar
Yann Gautier committed
1138
static void stm32mp1_lse_wait(void)
1139
{
Yann Gautier's avatar
Yann Gautier committed
1140
	if (stm32mp1_osc_wait(true, RCC_BDCR, RCC_BDCR_LSERDY) != 0) {
1141
1142
1143
1144
		VERBOSE("%s: failed\n", __func__);
	}
}

Yann Gautier's avatar
Yann Gautier committed
1145
static void stm32mp1_lsi_set(bool enable)
1146
{
Yann Gautier's avatar
Yann Gautier committed
1147
1148
1149
	stm32mp1_ls_osc_set(enable, RCC_RDLSICR, RCC_RDLSICR_LSION);

	if (stm32mp1_osc_wait(enable, RCC_RDLSICR, RCC_RDLSICR_LSIRDY) != 0) {
1150
1151
1152
1153
		VERBOSE("%s: failed\n", __func__);
	}
}

Yann Gautier's avatar
Yann Gautier committed
1154
static void stm32mp1_hse_enable(bool bypass, bool digbyp, bool css)
1155
{
Yann Gautier's avatar
Yann Gautier committed
1156
1157
1158
1159
	uintptr_t rcc_base = stm32mp_rcc_base();

	if (digbyp) {
		mmio_write_32(rcc_base + RCC_OCENSETR, RCC_OCENR_DIGBYP);
1160
1161
	}

Yann Gautier's avatar
Yann Gautier committed
1162
1163
1164
1165
1166
1167
	if (bypass || digbyp) {
		mmio_write_32(rcc_base + RCC_OCENSETR, RCC_OCENR_HSEBYP);
	}

	stm32mp1_hs_ocs_set(true, RCC_OCENR_HSEON);
	if (stm32mp1_osc_wait(true, RCC_OCRDYR, RCC_OCRDYR_HSERDY) != 0) {
1168
1169
1170
1171
		VERBOSE("%s: failed\n", __func__);
	}

	if (css) {
Yann Gautier's avatar
Yann Gautier committed
1172
		mmio_write_32(rcc_base + RCC_OCENSETR, RCC_OCENR_HSECSSON);
1173
1174
1175
	}
}

Yann Gautier's avatar
Yann Gautier committed
1176
static void stm32mp1_csi_set(bool enable)
1177
{
Yann Gautier's avatar
Yann Gautier committed
1178
1179
	stm32mp1_hs_ocs_set(enable, RCC_OCENR_CSION);
	if (stm32mp1_osc_wait(enable, RCC_OCRDYR, RCC_OCRDYR_CSIRDY) != 0) {
1180
1181
1182
1183
		VERBOSE("%s: failed\n", __func__);
	}
}

Yann Gautier's avatar
Yann Gautier committed
1184
static void stm32mp1_hsi_set(bool enable)
1185
{
Yann Gautier's avatar
Yann Gautier committed
1186
1187
	stm32mp1_hs_ocs_set(enable, RCC_OCENR_HSION);
	if (stm32mp1_osc_wait(enable, RCC_OCRDYR, RCC_OCRDYR_HSIRDY) != 0) {
1188
1189
1190
1191
		VERBOSE("%s: failed\n", __func__);
	}
}

Yann Gautier's avatar
Yann Gautier committed
1192
static int stm32mp1_set_hsidiv(uint8_t hsidiv)
1193
{
1194
	uint64_t timeout;
Yann Gautier's avatar
Yann Gautier committed
1195
1196
	uintptr_t rcc_base = stm32mp_rcc_base();
	uintptr_t address = rcc_base + RCC_OCRDYR;
1197

Yann Gautier's avatar
Yann Gautier committed
1198
	mmio_clrsetbits_32(rcc_base + RCC_HSICFGR,
1199
1200
1201
			   RCC_HSICFGR_HSIDIV_MASK,
			   RCC_HSICFGR_HSIDIV_MASK & (uint32_t)hsidiv);

1202
	timeout = timeout_init_us(HSIDIV_TIMEOUT);
1203
	while ((mmio_read_32(address) & RCC_OCRDYR_HSIDIVRDY) == 0U) {
1204
		if (timeout_elapsed(timeout)) {
Yann Gautier's avatar
Yann Gautier committed
1205
			ERROR("HSIDIV failed @ 0x%lx: 0x%x\n",
1206
1207
1208
1209
1210
1211
1212
1213
			      address, mmio_read_32(address));
			return -ETIMEDOUT;
		}
	}

	return 0;
}

Yann Gautier's avatar
Yann Gautier committed
1214
static int stm32mp1_hsidiv(unsigned long hsifreq)
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
{
	uint8_t hsidiv;
	uint32_t hsidivfreq = MAX_HSI_HZ;

	for (hsidiv = 0; hsidiv < 4U; hsidiv++) {
		if (hsidivfreq == hsifreq) {
			break;
		}

		hsidivfreq /= 2U;
	}

	if (hsidiv == 4U) {
		ERROR("Invalid clk-hsi frequency\n");
		return -1;
	}

	if (hsidiv != 0U) {
Yann Gautier's avatar
Yann Gautier committed
1233
		return stm32mp1_set_hsidiv(hsidiv);
1234
1235
1236
1237
1238
	}

	return 0;
}

Yann Gautier's avatar
Yann Gautier committed
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
static bool stm32mp1_check_pll_conf(enum stm32mp1_pll_id pll_id,
				    unsigned int clksrc,
				    uint32_t *pllcfg, int plloff)
{
	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
	uintptr_t rcc_base = stm32mp_rcc_base();
	uintptr_t pllxcr = rcc_base + pll->pllxcr;
	enum stm32mp1_plltype type = pll->plltype;
	uintptr_t clksrc_address = rcc_base + (clksrc >> 4);
	unsigned long refclk;
	uint32_t ifrge = 0U;
	uint32_t src, value, fracv;

	/* Check PLL output */
	if (mmio_read_32(pllxcr) != RCC_PLLNCR_PLLON) {
		return false;
	}

	/* Check current clksrc */
	src = mmio_read_32(clksrc_address) & RCC_SELR_SRC_MASK;
	if (src != (clksrc & RCC_SELR_SRC_MASK)) {
		return false;
	}

	/* Check Div */
	src = mmio_read_32(rcc_base + pll->rckxselr) & RCC_SELR_REFCLK_SRC_MASK;

	refclk = stm32mp1_clk_get_fixed(pll->refclk[src]) /
		 (pllcfg[PLLCFG_M] + 1U);

	if ((refclk < (stm32mp1_pll[type].refclk_min * 1000000U)) ||
	    (refclk > (stm32mp1_pll[type].refclk_max * 1000000U))) {
		return false;
	}

	if ((type == PLL_800) && (refclk >= 8000000U)) {
		ifrge = 1U;
	}

	value = (pllcfg[PLLCFG_N] << RCC_PLLNCFGR1_DIVN_SHIFT) &
		RCC_PLLNCFGR1_DIVN_MASK;
	value |= (pllcfg[PLLCFG_M] << RCC_PLLNCFGR1_DIVM_SHIFT) &
		 RCC_PLLNCFGR1_DIVM_MASK;
	value |= (ifrge << RCC_PLLNCFGR1_IFRGE_SHIFT) &
		 RCC_PLLNCFGR1_IFRGE_MASK;
	if (mmio_read_32(rcc_base + pll->pllxcfgr1) != value) {
		return false;
	}

	/* Fractional configuration */
	fracv = fdt_read_uint32_default(plloff, "frac", 0);

	value = fracv << RCC_PLLNFRACR_FRACV_SHIFT;
	value |= RCC_PLLNFRACR_FRACLE;
	if (mmio_read_32(rcc_base + pll->pllxfracr) != value) {
		return false;
	}

	/* Output config */
	value = (pllcfg[PLLCFG_P] << RCC_PLLNCFGR2_DIVP_SHIFT) &
		RCC_PLLNCFGR2_DIVP_MASK;
	value |= (pllcfg[PLLCFG_Q] << RCC_PLLNCFGR2_DIVQ_SHIFT) &
		 RCC_PLLNCFGR2_DIVQ_MASK;
	value |= (pllcfg[PLLCFG_R] << RCC_PLLNCFGR2_DIVR_SHIFT) &
		 RCC_PLLNCFGR2_DIVR_MASK;
	if (mmio_read_32(rcc_base + pll->pllxcfgr2) != value) {
		return false;
	}

	return true;
}

static void stm32mp1_pll_start(enum stm32mp1_pll_id pll_id)
1312
{
Yann Gautier's avatar
Yann Gautier committed
1313
1314
	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
	uintptr_t pllxcr = stm32mp_rcc_base() + pll->pllxcr;
1315

Yann Gautier's avatar
Yann Gautier committed
1316
	mmio_write_32(pllxcr, RCC_PLLNCR_PLLON);
1317
1318
}

Yann Gautier's avatar
Yann Gautier committed
1319
static int stm32mp1_pll_output(enum stm32mp1_pll_id pll_id, uint32_t output)
1320
{
Yann Gautier's avatar
Yann Gautier committed
1321
1322
	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
	uintptr_t pllxcr = stm32mp_rcc_base() + pll->pllxcr;
1323
	uint64_t timeout = timeout_init_us(PLLRDY_TIMEOUT);
1324
1325
1326

	/* Wait PLL lock */
	while ((mmio_read_32(pllxcr) & RCC_PLLNCR_PLLRDY) == 0U) {
1327
		if (timeout_elapsed(timeout)) {
Yann Gautier's avatar
Yann Gautier committed
1328
			ERROR("PLL%d start failed @ 0x%lx: 0x%x\n",
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
			      pll_id, pllxcr, mmio_read_32(pllxcr));
			return -ETIMEDOUT;
		}
	}

	/* Start the requested output */
	mmio_setbits_32(pllxcr, output << RCC_PLLNCR_DIVEN_SHIFT);

	return 0;
}

Yann Gautier's avatar
Yann Gautier committed
1340
static int stm32mp1_pll_stop(enum stm32mp1_pll_id pll_id)
1341
{
Yann Gautier's avatar
Yann Gautier committed
1342
1343
	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
	uintptr_t pllxcr = stm32mp_rcc_base() + pll->pllxcr;
1344
	uint64_t timeout;
1345
1346
1347
1348
1349
1350
1351
1352

	/* Stop all output */
	mmio_clrbits_32(pllxcr, RCC_PLLNCR_DIVPEN | RCC_PLLNCR_DIVQEN |
			RCC_PLLNCR_DIVREN);

	/* Stop PLL */
	mmio_clrbits_32(pllxcr, RCC_PLLNCR_PLLON);

1353
	timeout = timeout_init_us(PLLRDY_TIMEOUT);
1354
1355
	/* Wait PLL stopped */
	while ((mmio_read_32(pllxcr) & RCC_PLLNCR_PLLRDY) != 0U) {
1356
		if (timeout_elapsed(timeout)) {
Yann Gautier's avatar
Yann Gautier committed
1357
			ERROR("PLL%d stop failed @ 0x%lx: 0x%x\n",
1358
1359
1360
1361
1362
1363
1364
1365
			      pll_id, pllxcr, mmio_read_32(pllxcr));
			return -ETIMEDOUT;
		}
	}

	return 0;
}

Yann Gautier's avatar
Yann Gautier committed
1366
static void stm32mp1_pll_config_output(enum stm32mp1_pll_id pll_id,
1367
1368
				       uint32_t *pllcfg)
{
Yann Gautier's avatar
Yann Gautier committed
1369
1370
	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
	uintptr_t rcc_base = stm32mp_rcc_base();
1371
1372
1373
1374
1375
1376
1377
1378
	uint32_t value;

	value = (pllcfg[PLLCFG_P] << RCC_PLLNCFGR2_DIVP_SHIFT) &
		RCC_PLLNCFGR2_DIVP_MASK;
	value |= (pllcfg[PLLCFG_Q] << RCC_PLLNCFGR2_DIVQ_SHIFT) &
		 RCC_PLLNCFGR2_DIVQ_MASK;
	value |= (pllcfg[PLLCFG_R] << RCC_PLLNCFGR2_DIVR_SHIFT) &
		 RCC_PLLNCFGR2_DIVR_MASK;
Yann Gautier's avatar
Yann Gautier committed
1379
	mmio_write_32(rcc_base + pll->pllxcfgr2, value);
1380
1381
}

Yann Gautier's avatar
Yann Gautier committed
1382
static int stm32mp1_pll_config(enum stm32mp1_pll_id pll_id,
1383
1384
			       uint32_t *pllcfg, uint32_t fracv)
{
Yann Gautier's avatar
Yann Gautier committed
1385
1386
1387
	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
	uintptr_t rcc_base = stm32mp_rcc_base();
	enum stm32mp1_plltype type = pll->plltype;
1388
1389
1390
1391
	unsigned long refclk;
	uint32_t ifrge = 0;
	uint32_t src, value;

Yann Gautier's avatar
Yann Gautier committed
1392
	src = mmio_read_32(rcc_base + pll->rckxselr) &
1393
1394
		RCC_SELR_REFCLK_SRC_MASK;

Yann Gautier's avatar
Yann Gautier committed
1395
	refclk = stm32mp1_clk_get_fixed(pll->refclk[src]) /
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
		 (pllcfg[PLLCFG_M] + 1U);

	if ((refclk < (stm32mp1_pll[type].refclk_min * 1000000U)) ||
	    (refclk > (stm32mp1_pll[type].refclk_max * 1000000U))) {
		return -EINVAL;
	}

	if ((type == PLL_800) && (refclk >= 8000000U)) {
		ifrge = 1U;
	}

	value = (pllcfg[PLLCFG_N] << RCC_PLLNCFGR1_DIVN_SHIFT) &
		RCC_PLLNCFGR1_DIVN_MASK;
	value |= (pllcfg[PLLCFG_M] << RCC_PLLNCFGR1_DIVM_SHIFT) &
		 RCC_PLLNCFGR1_DIVM_MASK;
	value |= (ifrge << RCC_PLLNCFGR1_IFRGE_SHIFT) &
		 RCC_PLLNCFGR1_IFRGE_MASK;
Yann Gautier's avatar
Yann Gautier committed
1413
	mmio_write_32(rcc_base + pll->pllxcfgr1, value);
1414
1415
1416

	/* Fractional configuration */
	value = 0;
Yann Gautier's avatar
Yann Gautier committed
1417
	mmio_write_32(rcc_base + pll->pllxfracr, value);
1418
1419

	value = fracv << RCC_PLLNFRACR_FRACV_SHIFT;
Yann Gautier's avatar
Yann Gautier committed
1420
	mmio_write_32(rcc_base + pll->pllxfracr, value);
1421
1422

	value |= RCC_PLLNFRACR_FRACLE;
Yann Gautier's avatar
Yann Gautier committed
1423
	mmio_write_32(rcc_base + pll->pllxfracr, value);
1424

Yann Gautier's avatar
Yann Gautier committed
1425
	stm32mp1_pll_config_output(pll_id, pllcfg);
1426
1427
1428
1429

	return 0;
}

Yann Gautier's avatar
Yann Gautier committed
1430
static void stm32mp1_pll_csg(enum stm32mp1_pll_id pll_id, uint32_t *csg)
1431
{
Yann Gautier's avatar
Yann Gautier committed
1432
	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
	uint32_t pllxcsg = 0;

	pllxcsg |= (csg[PLLCSG_MOD_PER] << RCC_PLLNCSGR_MOD_PER_SHIFT) &
		    RCC_PLLNCSGR_MOD_PER_MASK;

	pllxcsg |= (csg[PLLCSG_INC_STEP] << RCC_PLLNCSGR_INC_STEP_SHIFT) &
		    RCC_PLLNCSGR_INC_STEP_MASK;

	pllxcsg |= (csg[PLLCSG_SSCG_MODE] << RCC_PLLNCSGR_SSCG_MODE_SHIFT) &
		    RCC_PLLNCSGR_SSCG_MODE_MASK;

Yann Gautier's avatar
Yann Gautier committed
1444
	mmio_write_32(stm32mp_rcc_base() + pll->pllxcsgr, pllxcsg);
1445
1446
}

Yann Gautier's avatar
Yann Gautier committed
1447
static int stm32mp1_set_clksrc(unsigned int clksrc)
1448
{
Yann Gautier's avatar
Yann Gautier committed
1449
	uintptr_t clksrc_address = stm32mp_rcc_base() + (clksrc >> 4);
1450
	uint64_t timeout;
1451

Yann Gautier's avatar
Yann Gautier committed
1452
	mmio_clrsetbits_32(clksrc_address, RCC_SELR_SRC_MASK,
1453
1454
			   clksrc & RCC_SELR_SRC_MASK);

1455
	timeout = timeout_init_us(CLKSRC_TIMEOUT);
Yann Gautier's avatar
Yann Gautier committed
1456
	while ((mmio_read_32(clksrc_address) & RCC_SELR_SRCRDY) == 0U) {
1457
		if (timeout_elapsed(timeout)) {
Yann Gautier's avatar
Yann Gautier committed
1458
1459
			ERROR("CLKSRC %x start failed @ 0x%lx: 0x%x\n", clksrc,
			      clksrc_address, mmio_read_32(clksrc_address));
1460
1461
1462
1463
1464
1465
1466
			return -ETIMEDOUT;
		}
	}

	return 0;
}

Yann Gautier's avatar
Yann Gautier committed
1467
static int stm32mp1_set_clkdiv(unsigned int clkdiv, uintptr_t address)
1468
{
1469
	uint64_t timeout;
1470
1471
1472
1473

	mmio_clrsetbits_32(address, RCC_DIVR_DIV_MASK,
			   clkdiv & RCC_DIVR_DIV_MASK);

1474
	timeout = timeout_init_us(CLKDIV_TIMEOUT);
1475
	while ((mmio_read_32(address) & RCC_DIVR_DIVRDY) == 0U) {
1476
		if (timeout_elapsed(timeout)) {
Yann Gautier's avatar
Yann Gautier committed
1477
			ERROR("CLKDIV %x start failed @ 0x%lx: 0x%x\n",
1478
1479
1480
1481
1482
1483
1484
1485
			      clkdiv, address, mmio_read_32(address));
			return -ETIMEDOUT;
		}
	}

	return 0;
}

Yann Gautier's avatar
Yann Gautier committed
1486
static void stm32mp1_mco_csg(uint32_t clksrc, uint32_t clkdiv)
1487
{
Yann Gautier's avatar
Yann Gautier committed
1488
	uintptr_t clksrc_address = stm32mp_rcc_base() + (clksrc >> 4);
1489
1490
1491
1492
1493
1494
1495
1496

	/*
	 * Binding clksrc :
	 *      bit15-4 offset
	 *      bit3:   disable
	 *      bit2-0: MCOSEL[2:0]
	 */
	if ((clksrc & 0x8U) != 0U) {
Yann Gautier's avatar
Yann Gautier committed
1497
		mmio_clrbits_32(clksrc_address, RCC_MCOCFG_MCOON);
1498
	} else {
Yann Gautier's avatar
Yann Gautier committed
1499
		mmio_clrsetbits_32(clksrc_address,
1500
1501
				   RCC_MCOCFG_MCOSRC_MASK,
				   clksrc & RCC_MCOCFG_MCOSRC_MASK);
Yann Gautier's avatar
Yann Gautier committed
1502
		mmio_clrsetbits_32(clksrc_address,
1503
1504
				   RCC_MCOCFG_MCODIV_MASK,
				   clkdiv << RCC_MCOCFG_MCODIV_SHIFT);
Yann Gautier's avatar
Yann Gautier committed
1505
		mmio_setbits_32(clksrc_address, RCC_MCOCFG_MCOON);
1506
1507
1508
	}
}

Yann Gautier's avatar
Yann Gautier committed
1509
static void stm32mp1_set_rtcsrc(unsigned int clksrc, bool lse_css)
1510
{
Yann Gautier's avatar
Yann Gautier committed
1511
	uintptr_t address = stm32mp_rcc_base() + RCC_BDCR;
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526

	if (((mmio_read_32(address) & RCC_BDCR_RTCCKEN) == 0U) ||
	    (clksrc != (uint32_t)CLK_RTC_DISABLED)) {
		mmio_clrsetbits_32(address,
				   RCC_BDCR_RTCSRC_MASK,
				   clksrc << RCC_BDCR_RTCSRC_SHIFT);

		mmio_setbits_32(address, RCC_BDCR_RTCCKEN);
	}

	if (lse_css) {
		mmio_setbits_32(address, RCC_BDCR_LSECSSON);
	}
}

Yann Gautier's avatar
Yann Gautier committed
1527
static void stm32mp1_stgen_config(void)
1528
1529
1530
1531
{
	uintptr_t stgen;
	uint32_t cntfid0;
	unsigned long rate;
Yann Gautier's avatar
Yann Gautier committed
1532
	unsigned long long counter;
1533
1534
1535

	stgen = fdt_get_stgen_base();
	cntfid0 = mmio_read_32(stgen + CNTFID_OFF);
Yann Gautier's avatar
Yann Gautier committed
1536
	rate = get_clock_rate(stm32mp1_clk_get_parent(STGEN_K));
1537

Yann Gautier's avatar
Yann Gautier committed
1538
1539
1540
	if (cntfid0 == rate) {
		return;
	}
1541

Yann Gautier's avatar
Yann Gautier committed
1542
1543
1544
1545
	mmio_clrbits_32(stgen + CNTCR_OFF, CNTCR_EN);
	counter = (unsigned long long)mmio_read_32(stgen + CNTCVL_OFF);
	counter |= ((unsigned long long)mmio_read_32(stgen + CNTCVU_OFF)) << 32;
	counter = (counter * rate / cntfid0);
1546

Yann Gautier's avatar
Yann Gautier committed
1547
1548
1549
1550
	mmio_write_32(stgen + CNTCVL_OFF, (uint32_t)counter);
	mmio_write_32(stgen + CNTCVU_OFF, (uint32_t)(counter >> 32));
	mmio_write_32(stgen + CNTFID_OFF, rate);
	mmio_setbits_32(stgen + CNTCR_OFF, CNTCR_EN);
1551

Yann Gautier's avatar
Yann Gautier committed
1552
1553
1554
1555
	write_cntfrq((u_register_t)rate);

	/* Need to update timer with new frequency */
	generic_delay_timer_init();
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
}

void stm32mp1_stgen_increment(unsigned long long offset_in_ms)
{
	uintptr_t stgen;
	unsigned long long cnt;

	stgen = fdt_get_stgen_base();

	cnt = ((unsigned long long)mmio_read_32(stgen + CNTCVU_OFF) << 32) |
		mmio_read_32(stgen + CNTCVL_OFF);

	cnt += (offset_in_ms * mmio_read_32(stgen + CNTFID_OFF)) / 1000U;

	mmio_clrbits_32(stgen + CNTCR_OFF, CNTCR_EN);
	mmio_write_32(stgen + CNTCVL_OFF, (uint32_t)cnt);
	mmio_write_32(stgen + CNTCVU_OFF, (uint32_t)(cnt >> 32));
	mmio_setbits_32(stgen + CNTCR_OFF, CNTCR_EN);
}

Yann Gautier's avatar
Yann Gautier committed
1576
static void stm32mp1_pkcs_config(uint32_t pkcs)
1577
{
Yann Gautier's avatar
Yann Gautier committed
1578
	uintptr_t address = stm32mp_rcc_base() + ((pkcs >> 4) & 0xFFFU);
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
	uint32_t value = pkcs & 0xFU;
	uint32_t mask = 0xFU;

	if ((pkcs & BIT(31)) != 0U) {
		mask <<= 4;
		value <<= 4;
	}

	mmio_clrsetbits_32(address, mask, value);
}

int stm32mp1_clk_init(void)
{
Yann Gautier's avatar
Yann Gautier committed
1592
	uintptr_t rcc_base = stm32mp_rcc_base();
1593
1594
1595
1596
1597
1598
1599
	unsigned int clksrc[CLKSRC_NB];
	unsigned int clkdiv[CLKDIV_NB];
	unsigned int pllcfg[_PLL_NB][PLLCFG_NB];
	int plloff[_PLL_NB];
	int ret, len;
	enum stm32mp1_pll_id i;
	bool lse_css = false;
Yann Gautier's avatar
Yann Gautier committed
1600
1601
1602
	bool pll3_preserve = false;
	bool pll4_preserve = false;
	bool pll4_bootrom = false;
1603
	const fdt32_t *pkcs_cell;
1604
1605
1606

	/* Check status field to disable security */
	if (!fdt_get_rcc_secure_status()) {
Yann Gautier's avatar
Yann Gautier committed
1607
		mmio_write_32(rcc_base + RCC_TZCR, 0);
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
	}

	ret = fdt_rcc_read_uint32_array("st,clksrc", clksrc,
					(uint32_t)CLKSRC_NB);
	if (ret < 0) {
		return -FDT_ERR_NOTFOUND;
	}

	ret = fdt_rcc_read_uint32_array("st,clkdiv", clkdiv,
					(uint32_t)CLKDIV_NB);
	if (ret < 0) {
		return -FDT_ERR_NOTFOUND;
	}

	for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) {
		char name[12];

1625
		snprintf(name, sizeof(name), "st,pll@%d", i);
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
		plloff[i] = fdt_rcc_subnode_offset(name);

		if (!fdt_check_node(plloff[i])) {
			continue;
		}

		ret = fdt_read_uint32_array(plloff[i], "cfg",
					    pllcfg[i], (int)PLLCFG_NB);
		if (ret < 0) {
			return -FDT_ERR_NOTFOUND;
		}
	}

Yann Gautier's avatar
Yann Gautier committed
1639
1640
	stm32mp1_mco_csg(clksrc[CLKSRC_MCO1], clkdiv[CLKDIV_MCO1]);
	stm32mp1_mco_csg(clksrc[CLKSRC_MCO2], clkdiv[CLKDIV_MCO2]);
1641
1642
1643
1644
1645

	/*
	 * Switch ON oscillator found in device-tree.
	 * Note: HSI already ON after BootROM stage.
	 */
Yann Gautier's avatar
Yann Gautier committed
1646
1647
	if (stm32mp1_osc[_LSI] != 0U) {
		stm32mp1_lsi_set(true);
1648
	}
Yann Gautier's avatar
Yann Gautier committed
1649
1650
	if (stm32mp1_osc[_LSE] != 0U) {
		bool bypass, digbyp;
1651
1652
1653
		uint32_t lsedrv;

		bypass = fdt_osc_read_bool(_LSE, "st,bypass");
Yann Gautier's avatar
Yann Gautier committed
1654
		digbyp = fdt_osc_read_bool(_LSE, "st,digbypass");
1655
1656
1657
		lse_css = fdt_osc_read_bool(_LSE, "st,css");
		lsedrv = fdt_osc_read_uint32_default(_LSE, "st,drive",
						     LSEDRV_MEDIUM_HIGH);
Yann Gautier's avatar
Yann Gautier committed
1658
		stm32mp1_lse_enable(bypass, digbyp, lsedrv);
1659
	}
Yann Gautier's avatar
Yann Gautier committed
1660
1661
	if (stm32mp1_osc[_HSE] != 0U) {
		bool bypass, digbyp, css;
1662

Yann Gautier's avatar
Yann Gautier committed
1663
1664
1665
1666
		bypass = fdt_osc_read_bool(_HSE, "st,bypass");
		digbyp = fdt_osc_read_bool(_HSE, "st,digbypass");
		css = fdt_osc_read_bool(_HSE, "st,css");
		stm32mp1_hse_enable(bypass, digbyp, css);
1667
1668
1669
1670
1671
	}
	/*
	 * CSI is mandatory for automatic I/O compensation (SYSCFG_CMPCR)
	 * => switch on CSI even if node is not present in device tree
	 */
Yann Gautier's avatar
Yann Gautier committed
1672
	stm32mp1_csi_set(true);
1673
1674

	/* Come back to HSI */
Yann Gautier's avatar
Yann Gautier committed
1675
	ret = stm32mp1_set_clksrc(CLK_MPU_HSI);
1676
1677
1678
	if (ret != 0) {
		return ret;
	}
Yann Gautier's avatar
Yann Gautier committed
1679
	ret = stm32mp1_set_clksrc(CLK_AXI_HSI);
1680
1681
1682
	if (ret != 0) {
		return ret;
	}
1683
1684
1685
1686
	ret = stm32mp1_set_clksrc(CLK_MCU_HSI);
	if (ret != 0) {
		return ret;
	}
1687

Yann Gautier's avatar
Yann Gautier committed
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
	if ((mmio_read_32(rcc_base + RCC_MP_RSTSCLRR) &
	     RCC_MP_RSTSCLRR_MPUP0RSTF) != 0) {
		pll3_preserve = stm32mp1_check_pll_conf(_PLL3,
							clksrc[CLKSRC_PLL3],
							pllcfg[_PLL3],
							plloff[_PLL3]);
		pll4_preserve = stm32mp1_check_pll_conf(_PLL4,
							clksrc[CLKSRC_PLL4],
							pllcfg[_PLL4],
							plloff[_PLL4]);
	}

1700
	for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) {
Yann Gautier's avatar
Yann Gautier committed
1701
1702
		if (((i == _PLL3) && pll3_preserve) ||
		    ((i == _PLL4) && pll4_preserve)) {
1703
			continue;
Yann Gautier's avatar
Yann Gautier committed
1704
1705
1706
		}

		ret = stm32mp1_pll_stop(i);
1707
1708
1709
1710
1711
1712
		if (ret != 0) {
			return ret;
		}
	}

	/* Configure HSIDIV */
Yann Gautier's avatar
Yann Gautier committed
1713
1714
	if (stm32mp1_osc[_HSI] != 0U) {
		ret = stm32mp1_hsidiv(stm32mp1_osc[_HSI]);
1715
1716
1717
		if (ret != 0) {
			return ret;
		}
Yann Gautier's avatar
Yann Gautier committed
1718
		stm32mp1_stgen_config();
1719
1720
1721
1722
	}

	/* Select DIV */
	/* No ready bit when MPUSRC != CLK_MPU_PLL1P_DIV, MPUDIV is disabled */
Yann Gautier's avatar
Yann Gautier committed
1723
	mmio_write_32(rcc_base + RCC_MPCKDIVR,
1724
		      clkdiv[CLKDIV_MPU] & RCC_DIVR_DIV_MASK);
Yann Gautier's avatar
Yann Gautier committed
1725
	ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_AXI], rcc_base + RCC_AXIDIVR);
1726
1727
1728
	if (ret != 0) {
		return ret;
	}
Yann Gautier's avatar
Yann Gautier committed
1729
	ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB4], rcc_base + RCC_APB4DIVR);
1730
1731
1732
	if (ret != 0) {
		return ret;
	}
Yann Gautier's avatar
Yann Gautier committed
1733
	ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB5], rcc_base + RCC_APB5DIVR);
1734
1735
1736
	if (ret != 0) {
		return ret;
	}
1737
1738
1739
1740
	ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_MCU], rcc_base + RCC_MCUDIVR);
	if (ret != 0) {
		return ret;
	}
Yann Gautier's avatar
Yann Gautier committed
1741
	ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB1], rcc_base + RCC_APB1DIVR);
1742
1743
1744
	if (ret != 0) {
		return ret;
	}
Yann Gautier's avatar
Yann Gautier committed
1745
	ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB2], rcc_base + RCC_APB2DIVR);
1746
1747
1748
	if (ret != 0) {
		return ret;
	}
Yann Gautier's avatar
Yann Gautier committed
1749
	ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB3], rcc_base + RCC_APB3DIVR);
1750
1751
1752
1753
1754
	if (ret != 0) {
		return ret;
	}

	/* No ready bit for RTC */
Yann Gautier's avatar
Yann Gautier committed
1755
	mmio_write_32(rcc_base + RCC_RTCDIVR,
1756
1757
1758
		      clkdiv[CLKDIV_RTC] & RCC_DIVR_DIV_MASK);

	/* Configure PLLs source */
Yann Gautier's avatar
Yann Gautier committed
1759
	ret = stm32mp1_set_clksrc(clksrc[CLKSRC_PLL12]);
1760
1761
1762
	if (ret != 0) {
		return ret;
	}
Yann Gautier's avatar
Yann Gautier committed
1763
1764
1765
1766
1767
1768

	if (!pll3_preserve) {
		ret = stm32mp1_set_clksrc(clksrc[CLKSRC_PLL3]);
		if (ret != 0) {
			return ret;
		}
1769
1770
	}

Yann Gautier's avatar
Yann Gautier committed
1771
1772
1773
1774
1775
	if (!pll4_preserve) {
		ret = stm32mp1_set_clksrc(clksrc[CLKSRC_PLL4]);
		if (ret != 0) {
			return ret;
		}
1776
1777
1778
1779
1780
1781
1782
	}

	/* Configure and start PLLs */
	for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) {
		uint32_t fracv;
		uint32_t csg[PLLCSG_NB];

Yann Gautier's avatar
Yann Gautier committed
1783
1784
1785
1786
1787
		if (((i == _PLL3) && pll3_preserve) ||
		    ((i == _PLL4) && pll4_preserve && !pll4_bootrom)) {
			continue;
		}

1788
1789
1790
1791
		if (!fdt_check_node(plloff[i])) {
			continue;
		}

Yann Gautier's avatar
Yann Gautier committed
1792
1793
1794
1795
1796
1797
		if ((i == _PLL4) && pll4_bootrom) {
			/* Set output divider if not done by the Bootrom */
			stm32mp1_pll_config_output(i, pllcfg[i]);
			continue;
		}

1798
1799
		fracv = fdt_read_uint32_default(plloff[i], "frac", 0);

Yann Gautier's avatar
Yann Gautier committed
1800
		ret = stm32mp1_pll_config(i, pllcfg[i], fracv);
1801
1802
1803
1804
1805
1806
		if (ret != 0) {
			return ret;
		}
		ret = fdt_read_uint32_array(plloff[i], "csg", csg,
					    (uint32_t)PLLCSG_NB);
		if (ret == 0) {
Yann Gautier's avatar
Yann Gautier committed
1807
			stm32mp1_pll_csg(i, csg);
1808
1809
1810
1811
		} else if (ret != -FDT_ERR_NOTFOUND) {
			return ret;
		}

Yann Gautier's avatar
Yann Gautier committed
1812
		stm32mp1_pll_start(i);
1813
1814
1815
1816
1817
1818
1819
	}
	/* Wait and start PLLs ouptut when ready */
	for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) {
		if (!fdt_check_node(plloff[i])) {
			continue;
		}

Yann Gautier's avatar
Yann Gautier committed
1820
		ret = stm32mp1_pll_output(i, pllcfg[i][PLLCFG_O]);
1821
1822
1823
1824
1825
		if (ret != 0) {
			return ret;
		}
	}
	/* Wait LSE ready before to use it */
Yann Gautier's avatar
Yann Gautier committed
1826
1827
	if (stm32mp1_osc[_LSE] != 0U) {
		stm32mp1_lse_wait();
1828
1829
1830
	}

	/* Configure with expected clock source */
Yann Gautier's avatar
Yann Gautier committed
1831
	ret = stm32mp1_set_clksrc(clksrc[CLKSRC_MPU]);
1832
1833
1834
	if (ret != 0) {
		return ret;
	}
Yann Gautier's avatar
Yann Gautier committed
1835
	ret = stm32mp1_set_clksrc(clksrc[CLKSRC_AXI]);
1836
1837
1838
	if (ret != 0) {
		return ret;
	}
1839
1840
1841
1842
	ret = stm32mp1_set_clksrc(clksrc[CLKSRC_MCU]);
	if (ret != 0) {
		return ret;
	}
Yann Gautier's avatar
Yann Gautier committed
1843
	stm32mp1_set_rtcsrc(clksrc[CLKSRC_RTC], lse_css);
1844
1845
1846
1847
1848
1849
1850
1851

	/* Configure PKCK */
	pkcs_cell = fdt_rcc_read_prop("st,pkcs", &len);
	if (pkcs_cell != NULL) {
		bool ckper_disabled = false;
		uint32_t j;

		for (j = 0; j < ((uint32_t)len / sizeof(uint32_t)); j++) {
1852
			uint32_t pkcs = fdt32_to_cpu(pkcs_cell[j]);
1853
1854
1855
1856
1857

			if (pkcs == (uint32_t)CLK_CKPER_DISABLED) {
				ckper_disabled = true;
				continue;
			}
Yann Gautier's avatar
Yann Gautier committed
1858
			stm32mp1_pkcs_config(pkcs);
1859
1860
1861
1862
1863
1864
1865
1866
1867
		}

		/*
		 * CKPER is source for some peripheral clocks
		 * (FMC-NAND / QPSI-NOR) and switching source is allowed
		 * only if previous clock is still ON
		 * => deactivated CKPER only after switching clock
		 */
		if (ckper_disabled) {
Yann Gautier's avatar
Yann Gautier committed
1868
			stm32mp1_pkcs_config(CLK_CKPER_DISABLED);
1869
1870
1871
1872
		}
	}

	/* Switch OFF HSI if not found in device-tree */
Yann Gautier's avatar
Yann Gautier committed
1873
1874
	if (stm32mp1_osc[_HSI] == 0U) {
		stm32mp1_hsi_set(false);
1875
	}
Yann Gautier's avatar
Yann Gautier committed
1876
	stm32mp1_stgen_config();
1877
1878

	/* Software Self-Refresh mode (SSR) during DDR initilialization */
Yann Gautier's avatar
Yann Gautier committed
1879
	mmio_clrsetbits_32(rcc_base + RCC_DDRITFCR,
1880
1881
1882
1883
1884
1885
1886
1887
1888
1889
1890
1891
			   RCC_DDRITFCR_DDRCKMOD_MASK,
			   RCC_DDRITFCR_DDRCKMOD_SSR <<
			   RCC_DDRITFCR_DDRCKMOD_SHIFT);

	return 0;
}

static void stm32mp1_osc_clk_init(const char *name,
				  enum stm32mp_osc_id index)
{
	uint32_t frequency;

Yann Gautier's avatar
Yann Gautier committed
1892
1893
	if (fdt_osc_read_freq(name, &frequency) == 0) {
		stm32mp1_osc[index] = frequency;
1894
1895
1896
1897
1898
1899
1900
1901
	}
}

static void stm32mp1_osc_init(void)
{
	enum stm32mp_osc_id i;

	for (i = (enum stm32mp_osc_id)0 ; i < NB_OSC; i++) {
Yann Gautier's avatar
Yann Gautier committed
1902
		stm32mp1_osc_clk_init(stm32mp_osc_node_label[i], i);
1903
1904
1905
1906
1907
1908
1909
1910
1911
	}
}

int stm32mp1_clk_probe(void)
{
	stm32mp1_osc_init();

	return 0;
}