Skip to content
GitLab
Menu
Projects
Groups
Snippets
Loading...
Help
Help
Support
Community forum
Keyboard shortcuts
?
Submit feedback
Sign in / Register
Toggle navigation
Menu
Open sidebar
adam.huang
Arm Trusted Firmware
Commits
64af39d0
Unverified
Commit
64af39d0
authored
May 01, 2018
by
danh-arm
Committed by
GitHub
May 01, 2018
Browse files
Merge pull request #1362 from robertovargas-arm/dtc-warnings
Remove dtc warnings
parents
9c52bbc0
e230f4d5
Changes
4
Hide whitespace changes
Inline
Side-by-side
fdts/fvp-base-gicv3-psci-common.dtsi
View file @
64af39d0
/*
*
Copyright
(
c
)
2017
,
ARM
Limited
and
Contributors
.
All
rights
reserved
.
*
Copyright
(
c
)
2017
-
2018
,
ARM
Limited
and
Contributors
.
All
rights
reserved
.
*
*
SPDX
-
License
-
Identifier
:
BSD
-
3
-
Clause
*/
...
...
@@ -228,7 +228,7 @@
<
0
63
4
>;
};
smb
{
smb
@
0
,
0
{
compatible
=
"simple-bus"
;
#
address
-
cells
=
<
2
>;
...
...
@@ -244,7 +244,7 @@
};
panels
{
panel
@
0
{
panel
{
compatible
=
"panel"
;
mode
=
"XVGA"
;
refresh
=
<
60
>;
...
...
fdts/fvp-foundation-motherboard.dtsi
View file @
64af39d0
/*
* Copyright (c) 2013-201
7
, ARM Limited and Contributors. All rights reserved.
* Copyright (c) 2013-201
8
, ARM Limited and Contributors. All rights reserved.
*
* SPDX-License-Identifier: BSD-3-Clause
*/
...
...
@@ -44,14 +44,14 @@
#size-cells = <1>;
ranges = <0 3 0 0x200000>;
v2m_sysreg: sysreg@
0
10000 {
v2m_sysreg: sysreg@10000 {
compatible = "arm,vexpress-sysreg";
reg = <0x010000 0x1000>;
gpio-controller;
#gpio-cells = <2>;
};
v2m_sysctl: sysctl@
0
20000 {
v2m_sysctl: sysctl@20000 {
compatible = "arm,sp810", "arm,primecell";
reg = <0x020000 0x1000>;
clocks = <&v2m_refclk32khz>, <&v2m_refclk1mhz>, <&v2m_clk24mhz>;
...
...
@@ -60,7 +60,7 @@
clock-output-names = "timerclken0", "timerclken1", "timerclken2", "timerclken3";
};
v2m_serial0: uart@
0
90000 {
v2m_serial0: uart@90000 {
compatible = "arm,pl011", "arm,primecell";
reg = <0x090000 0x1000>;
interrupts = <0 5 4>;
...
...
@@ -68,7 +68,7 @@
clock-names = "uartclk", "apb_pclk";
};
v2m_serial1: uart@
0
a0000 {
v2m_serial1: uart@a0000 {
compatible = "arm,pl011", "arm,primecell";
reg = <0x0a0000 0x1000>;
interrupts = <0 6 4>;
...
...
@@ -76,7 +76,7 @@
clock-names = "uartclk", "apb_pclk";
};
v2m_serial2: uart@
0
b0000 {
v2m_serial2: uart@b0000 {
compatible = "arm,pl011", "arm,primecell";
reg = <0x0b0000 0x1000>;
interrupts = <0 7 4>;
...
...
@@ -84,7 +84,7 @@
clock-names = "uartclk", "apb_pclk";
};
v2m_serial3: uart@
0
c0000 {
v2m_serial3: uart@c0000 {
compatible = "arm,pl011", "arm,primecell";
reg = <0x0c0000 0x1000>;
interrupts = <0 8 4>;
...
...
@@ -92,7 +92,7 @@
clock-names = "uartclk", "apb_pclk";
};
wdt@
0
f0000 {
wdt@f0000 {
compatible = "arm,sp805", "arm,primecell";
reg = <0x0f0000 0x1000>;
interrupts = <0 0 4>;
...
...
@@ -124,7 +124,7 @@
clock-names = "apb_pclk";
};
virtio_block@
0
130000 {
virtio_block@130000 {
compatible = "virtio,mmio";
reg = <0x130000 0x1000>;
interrupts = <0 0x2a 4>;
...
...
fdts/rtsm_ve-motherboard-aarch32.dtsi
View file @
64af39d0
...
...
@@ -57,14 +57,14 @@
#size-cells = <1>;
ranges = <0 3 0 0x200000>;
v2m_sysreg: sysreg@
0
10000 {
v2m_sysreg: sysreg@10000 {
compatible = "arm,vexpress-sysreg";
reg = <0x010000 0x1000>;
gpio-controller;
#gpio-cells = <2>;
};
v2m_sysctl: sysctl@
0
20000 {
v2m_sysctl: sysctl@20000 {
compatible = "arm,sp810", "arm,primecell";
reg = <0x020000 0x1000>;
clocks = <&v2m_refclk32khz>, <&v2m_refclk1mhz>, <&v2m_clk24mhz>;
...
...
@@ -73,7 +73,7 @@
clock-output-names = "timerclken0", "timerclken1", "timerclken2", "timerclken3";
};
aaci@
0
40000 {
aaci@40000 {
compatible = "arm,pl041", "arm,primecell";
reg = <0x040000 0x1000>;
interrupts = <11>;
...
...
@@ -81,7 +81,7 @@
clock-names = "apb_pclk";
};
mmci@
0
50000 {
mmci@50000 {
compatible = "arm,pl180", "arm,primecell";
reg = <0x050000 0x1000>;
interrupts = <9 10>;
...
...
@@ -93,7 +93,7 @@
clock-names = "mclk", "apb_pclk";
};
kmi@
0
60000 {
kmi@60000 {
compatible = "arm,pl050", "arm,primecell";
reg = <0x060000 0x1000>;
interrupts = <12>;
...
...
@@ -101,7 +101,7 @@
clock-names = "KMIREFCLK", "apb_pclk";
};
kmi@
0
70000 {
kmi@70000 {
compatible = "arm,pl050", "arm,primecell";
reg = <0x070000 0x1000>;
interrupts = <13>;
...
...
@@ -109,7 +109,7 @@
clock-names = "KMIREFCLK", "apb_pclk";
};
v2m_serial0: uart@
0
90000 {
v2m_serial0: uart@90000 {
compatible = "arm,pl011", "arm,primecell";
reg = <0x090000 0x1000>;
interrupts = <5>;
...
...
@@ -117,7 +117,7 @@
clock-names = "uartclk", "apb_pclk";
};
v2m_serial1: uart@
0
a0000 {
v2m_serial1: uart@a0000 {
compatible = "arm,pl011", "arm,primecell";
reg = <0x0a0000 0x1000>;
interrupts = <6>;
...
...
@@ -125,7 +125,7 @@
clock-names = "uartclk", "apb_pclk";
};
v2m_serial2: uart@
0
b0000 {
v2m_serial2: uart@b0000 {
compatible = "arm,pl011", "arm,primecell";
reg = <0x0b0000 0x1000>;
interrupts = <7>;
...
...
@@ -133,7 +133,7 @@
clock-names = "uartclk", "apb_pclk";
};
v2m_serial3: uart@
0
c0000 {
v2m_serial3: uart@c0000 {
compatible = "arm,pl011", "arm,primecell";
reg = <0x0c0000 0x1000>;
interrupts = <8>;
...
...
@@ -141,7 +141,7 @@
clock-names = "uartclk", "apb_pclk";
};
wdt@
0
f0000 {
wdt@f0000 {
compatible = "arm,sp805", "arm,primecell";
reg = <0x0f0000 0x1000>;
interrupts = <0>;
...
...
@@ -184,7 +184,7 @@
framebuffer = <0x18000000 0x00180000>;
};
virtio_block@
0
130000 {
virtio_block@130000 {
compatible = "virtio,mmio";
reg = <0x130000 0x1000>;
interrupts = <0x2a>;
...
...
fdts/rtsm_ve-motherboard.dtsi
View file @
64af39d0
/*
* Copyright (c) 2013-201
7
, ARM Limited and Contributors. All rights reserved.
* Copyright (c) 2013-201
8
, ARM Limited and Contributors. All rights reserved.
*
* SPDX-License-Identifier: BSD-3-Clause
*/
...
...
@@ -56,14 +56,14 @@
#size-cells = <1>;
ranges = <0 3 0 0x200000>;
v2m_sysreg: sysreg@
0
10000 {
v2m_sysreg: sysreg@10000 {
compatible = "arm,vexpress-sysreg";
reg = <0x010000 0x1000>;
gpio-controller;
#gpio-cells = <2>;
};
v2m_sysctl: sysctl@
0
20000 {
v2m_sysctl: sysctl@20000 {
compatible = "arm,sp810", "arm,primecell";
reg = <0x020000 0x1000>;
clocks = <&v2m_refclk32khz>, <&v2m_refclk1mhz>, <&v2m_clk24mhz>;
...
...
@@ -72,7 +72,7 @@
clock-output-names = "timerclken0", "timerclken1", "timerclken2", "timerclken3";
};
aaci@
0
40000 {
aaci@40000 {
compatible = "arm,pl041", "arm,primecell";
reg = <0x040000 0x1000>;
interrupts = <0 11 4>;
...
...
@@ -80,7 +80,7 @@
clock-names = "apb_pclk";
};
mmci@
0
50000 {
mmci@50000 {
compatible = "arm,pl180", "arm,primecell";
reg = <0x050000 0x1000>;
interrupts = <0 9 4 0 10 4>;
...
...
@@ -92,7 +92,7 @@
clock-names = "mclk", "apb_pclk";
};
kmi@
0
60000 {
kmi@60000 {
compatible = "arm,pl050", "arm,primecell";
reg = <0x060000 0x1000>;
interrupts = <0 12 4>;
...
...
@@ -100,7 +100,7 @@
clock-names = "KMIREFCLK", "apb_pclk";
};
kmi@
0
70000 {
kmi@70000 {
compatible = "arm,pl050", "arm,primecell";
reg = <0x070000 0x1000>;
interrupts = <0 13 4>;
...
...
@@ -108,7 +108,7 @@
clock-names = "KMIREFCLK", "apb_pclk";
};
v2m_serial0: uart@
0
90000 {
v2m_serial0: uart@90000 {
compatible = "arm,pl011", "arm,primecell";
reg = <0x090000 0x1000>;
interrupts = <0 5 4>;
...
...
@@ -116,7 +116,7 @@
clock-names = "uartclk", "apb_pclk";
};
v2m_serial1: uart@
0
a0000 {
v2m_serial1: uart@a0000 {
compatible = "arm,pl011", "arm,primecell";
reg = <0x0a0000 0x1000>;
interrupts = <0 6 4>;
...
...
@@ -124,7 +124,7 @@
clock-names = "uartclk", "apb_pclk";
};
v2m_serial2: uart@
0
b0000 {
v2m_serial2: uart@b0000 {
compatible = "arm,pl011", "arm,primecell";
reg = <0x0b0000 0x1000>;
interrupts = <0 7 4>;
...
...
@@ -132,7 +132,7 @@
clock-names = "uartclk", "apb_pclk";
};
v2m_serial3: uart@
0
c0000 {
v2m_serial3: uart@c0000 {
compatible = "arm,pl011", "arm,primecell";
reg = <0x0c0000 0x1000>;
interrupts = <0 8 4>;
...
...
@@ -140,7 +140,7 @@
clock-names = "uartclk", "apb_pclk";
};
wdt@
0
f0000 {
wdt@f0000 {
compatible = "arm,sp805", "arm,primecell";
reg = <0x0f0000 0x1000>;
interrupts = <0 0 4>;
...
...
@@ -183,14 +183,14 @@
framebuffer = <0x18000000 0x00180000>;
};
virtio_block@
0
130000 {
virtio_block@130000 {
compatible = "virtio,mmio";
reg = <0x130000 0x1000>;
interrupts = <0 0x2a 4>;
};
};
v2m_fixed_3v3: fixedregulator
@0
{
v2m_fixed_3v3: fixedregulator {
compatible = "regulator-fixed";
regulator-name = "3V3";
regulator-min-microvolt = <3300000>;
...
...
@@ -202,7 +202,7 @@
compatible = "arm,vexpress,config-bus", "simple-bus";
arm,vexpress,config-bridge = <&v2m_sysreg>;
v2m_oscclk1: osc
@1
{
v2m_oscclk1: osc {
/* CLCD clock */
compatible = "arm,vexpress-osc";
arm,vexpress-sysreg,func = <1 1>;
...
...
@@ -220,7 +220,7 @@
* };
*/
muxfpga
@0
{
muxfpga {
compatible = "arm,vexpress-muxfpga";
arm,vexpress-sysreg,func = <7 0>;
};
...
...
@@ -243,7 +243,7 @@
* };
*/
dvimode
@0
{
dvimode {
compatible = "arm,vexpress-dvimode";
arm,vexpress-sysreg,func = <11 0>;
};
...
...
Write
Preview
Markdown
is supported
0%
Try again
or
attach a new file
.
Attach a file
Cancel
You are about to add
0
people
to the discussion. Proceed with caution.
Finish editing this message first!
Cancel
Please
register
or
sign in
to comment