1. 19 Nov, 2020 1 commit
  2. 10 Nov, 2020 4 commits
    • Andre Przywara's avatar
      spi: Observe proper clock initialisation order · 205e208a
      Andre Przywara authored
      
      
      The CCU section in all Allwinner manuals asks to de-assert the reset
      signal first, then to ungate the bus clock.
      On a nearby note it also requires to switch dividers before changing the
      clock source.
      
      The SPI flash code violated those two rules, fix this to make the code
      more robust.
      Signed-off-by: default avatarAndre Przywara <osp@andrep.de>
      205e208a
    • Andre Przywara's avatar
      spi: Avoid signed shifts · de784a7c
      Andre Przywara authored
      
      
      Shifting signed types to the left is dodgy, especially by 31 bits, since
      it depends on the result type whether the result is undefined or not.
      
      Do not take any chances here, and mark those shift bases as unsigned where
      we can or will hit bit 31, to avoid undefined behaviour.
      Signed-off-by: default avatarAndre Przywara <osp@andrep.de>
      de784a7c
    • Andre Przywara's avatar
      spi: Add support for H6 · 68140367
      Andre Przywara authored
      
      
      As Icenowy rightfully assumed, the V831 SPI support covers the H6 as
      well. The only difference was a slight deviation in the pinmux setup:
      the H6 has the SPI0-CS on pin PC5, the V831 on pin PC1.
      
      Just add the right SoC ID and tweak the pinmux setup to enable it.
      
      Tested on a Pine H64.
      Signed-off-by: default avatarAndre Przywara <osp@andrep.de>
      68140367
    • Andre Przywara's avatar
      spi: Add support for R40 · 47b611cc
      Andre Przywara authored
      
      
      The R40 is closely related to the A20, but has in fact a newer
      generation SPI controller.
      Add the R40 SoC ID to the right places to enable SPI support.
      
      Tested on a Bananapi M2 Berry with SPI flash attached to header pins.
      Signed-off-by: default avatarAndre Przywara <osp@andrep.de>
      47b611cc
  3. 19 Oct, 2020 1 commit
  4. 29 Sep, 2020 1 commit
    • Icenowy Zheng's avatar
      spi: add support for V831 · eac43cf7
      Icenowy Zheng authored
      
      
      The Allwinner V831 SoC has similar memory map and CCU with H6.
      
      Add support for it by make the code to dynamically acquire the SPI0
      memory base and add clock setup for V831.
      
      These code should work on H6 too, but I am too lazy to test it.
      Signed-off-by: default avatarIcenowy Zheng <icenowy@aosc.io>
      eac43cf7
  5. 19 Sep, 2020 2 commits
    • Icenowy Zheng's avatar
      fel: SPI: add Eon support · bf02fd31
      Icenowy Zheng authored
      
      
      Add the JEDEC manufacturer ID for Eon to the list of recognized
      vendors, also add the EN25QH series to the list of supported chips.
      Those chips are used on some internal boards with V831 from Sipeed now,
      but the chips themselves are widely available on the market. Tag the
      struct definition with the member names on the way to improve readability
      of the SPI flash chip description.
      Signed-off-by: default avatarIcenowy Zheng <icenowy@aosc.io>
      bf02fd31
    • Icenowy Zheng's avatar
      spi: add support for V3s SoC · b330eeb8
      Icenowy Zheng authored
      
      
      The Allwinner V3s SoC have the same SPI0 pinmux configuration, SPI clock
      configuration and SPI controller (base address and the controller) with
      H3.
      
      Add spiflash support for it.
      Signed-off-by: default avatarIcenowy Zheng <icenowy@aosc.io>
      b330eeb8
  6. 14 Sep, 2020 1 commit
  7. 08 Jan, 2019 2 commits
  8. 09 Jul, 2018 2 commits