bl31.ld.S 10.3 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
#include <platform_def.h>
8

9
#include <common/bl_common.ld.h>
10
#include <lib/xlat_tables/xlat_tables_defs.h>
11
12
13

OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
OUTPUT_ARCH(PLATFORM_LINKER_ARCH)
14
ENTRY(bl31_entrypoint)
15
16
17


MEMORY {
18
    RAM (rwx): ORIGIN = BL31_BASE, LENGTH = BL31_LIMIT - BL31_BASE
19
20
21
22
23
#if SEPARATE_NOBITS_REGION
    NOBITS (rw!a): ORIGIN = BL31_NOBITS_BASE, LENGTH = BL31_NOBITS_LIMIT - BL31_NOBITS_BASE
#else
#define NOBITS RAM
#endif
24
25
}

26
27
28
#ifdef PLAT_EXTRA_LD_SCRIPT
#include <plat.ld.S>
#endif
29
30
31

SECTIONS
{
32
    . = BL31_BASE;
33
    ASSERT(. == ALIGN(PAGE_SIZE),
34
           "BL31_BASE address is not aligned on a page boundary.")
35

36
37
    __BL31_START__ = .;

38
39
40
41
#if SEPARATE_CODE_AND_RODATA
    .text . : {
        __TEXT_START__ = .;
        *bl31_entrypoint.o(.text*)
42
        *(SORT_BY_ALIGNMENT(.text*))
43
        *(.vectors)
44
        . = ALIGN(PAGE_SIZE);
45
46
47
48
49
        __TEXT_END__ = .;
    } >RAM

    .rodata . : {
        __RODATA_START__ = .;
50
        *(SORT_BY_ALIGNMENT(.rodata*))
51
52
53
54
55
56
57

        /* Ensure 8-byte alignment for descriptors and ensure inclusion */
        . = ALIGN(8);
        __RT_SVC_DESCS_START__ = .;
        KEEP(*(rt_svc_descs))
        __RT_SVC_DESCS_END__ = .;

58
59
60
61
62
        . = ALIGN(8);
         __FCONF_POPULATOR_START__ = .;
        KEEP(*(.fconf_populator))
         __FCONF_POPULATOR_END__ = .;

63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
#if ENABLE_PMF
        /* Ensure 8-byte alignment for descriptors and ensure inclusion */
        . = ALIGN(8);
        __PMF_SVC_DESCS_START__ = .;
        KEEP(*(pmf_svc_descs))
        __PMF_SVC_DESCS_END__ = .;
#endif /* ENABLE_PMF */

        /*
         * Ensure 8-byte alignment for cpu_ops so that its fields are also
         * aligned. Also ensure cpu_ops inclusion.
         */
        . = ALIGN(8);
        __CPU_OPS_START__ = .;
        KEEP(*(cpu_ops))
        __CPU_OPS_END__ = .;

80
        /*
81
         * Keep the .got section in the RO section as it is patched
82
         * prior to enabling the MMU and having the .got in RO is better for
83
         * security. GOT is a table of addresses so ensure 8-byte alignment.
84
         */
85
        . = ALIGN(8);
86
87
88
89
        __GOT_START__ = .;
        *(.got)
        __GOT_END__ = .;

90
91
        /* Place pubsub sections for events */
        . = ALIGN(8);
92
#include <lib/el3_runtime/pubsub_events.h>
93

94
        . = ALIGN(PAGE_SIZE);
95
96
97
        __RODATA_END__ = .;
    } >RAM
#else
98
99
    ro . : {
        __RO_START__ = .;
Andrew Thoelke's avatar
Andrew Thoelke committed
100
        *bl31_entrypoint.o(.text*)
101
102
        *(SORT_BY_ALIGNMENT(.text*))
        *(SORT_BY_ALIGNMENT(.rodata*))
Achin Gupta's avatar
Achin Gupta committed
103

Andrew Thoelke's avatar
Andrew Thoelke committed
104
        /* Ensure 8-byte alignment for descriptors and ensure inclusion */
Achin Gupta's avatar
Achin Gupta committed
105
106
        . = ALIGN(8);
        __RT_SVC_DESCS_START__ = .;
Andrew Thoelke's avatar
Andrew Thoelke committed
107
        KEEP(*(rt_svc_descs))
Achin Gupta's avatar
Achin Gupta committed
108
109
        __RT_SVC_DESCS_END__ = .;

110
111
112
113
114
        . = ALIGN(8);
         __FCONF_POPULATOR_START__ = .;
        KEEP(*(.fconf_populator))
         __FCONF_POPULATOR_END__ = .;

115
116
117
118
119
120
121
122
#if ENABLE_PMF
        /* Ensure 8-byte alignment for descriptors and ensure inclusion */
        . = ALIGN(8);
        __PMF_SVC_DESCS_START__ = .;
        KEEP(*(pmf_svc_descs))
        __PMF_SVC_DESCS_END__ = .;
#endif /* ENABLE_PMF */

123
124
125
126
127
128
129
130
131
        /*
         * Ensure 8-byte alignment for cpu_ops so that its fields are also
         * aligned. Also ensure cpu_ops inclusion.
         */
        . = ALIGN(8);
        __CPU_OPS_START__ = .;
        KEEP(*(cpu_ops))
        __CPU_OPS_END__ = .;

132
133
134
135
136
137
138
139
140
141
        /*
         * Keep the .got section in the RO section as it is patched
         * prior to enabling the MMU and having the .got in RO is better for
         * security. GOT is a table of addresses so ensure 8-byte alignment.
         */
        . = ALIGN(8);
        __GOT_START__ = .;
        *(.got)
        __GOT_END__ = .;

142
143
        /* Place pubsub sections for events */
        . = ALIGN(8);
144
#include <lib/el3_runtime/pubsub_events.h>
145

Achin Gupta's avatar
Achin Gupta committed
146
        *(.vectors)
147
148
149
150
151
152
        __RO_END_UNALIGNED__ = .;
        /*
         * Memory page(s) mapped to this section will be marked as read-only,
         * executable.  No RW data from the next section must creep in.
         * Ensure the rest of the current memory page is unused.
         */
153
        . = ALIGN(PAGE_SIZE);
154
        __RO_END__ = .;
155
    } >RAM
156
#endif
157

158
159
160
    ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__,
           "cpu_ops not defined for this platform.")

161
#if SPM_MM
162
163
164
165
#ifndef SPM_SHIM_EXCEPTIONS_VMA
#define SPM_SHIM_EXCEPTIONS_VMA         RAM
#endif

166
167
168
169
170
171
172
173
    /*
     * Exception vectors of the SPM shim layer. They must be aligned to a 2K
     * address, but we need to place them in a separate page so that we can set
     * individual permissions to them, so the actual alignment needed is 4K.
     *
     * There's no need to include this into the RO section of BL31 because it
     * doesn't need to be accessed by BL31.
     */
174
    spm_shim_exceptions : ALIGN(PAGE_SIZE) {
175
176
        __SPM_SHIM_EXCEPTIONS_START__ = .;
        *(.spm_shim_exceptions)
177
        . = ALIGN(PAGE_SIZE);
178
        __SPM_SHIM_EXCEPTIONS_END__ = .;
179
180
181
182
    } >SPM_SHIM_EXCEPTIONS_VMA AT>RAM

    PROVIDE(__SPM_SHIM_EXCEPTIONS_LMA__ = LOADADDR(spm_shim_exceptions));
    . = LOADADDR(spm_shim_exceptions) + SIZEOF(spm_shim_exceptions);
183
184
#endif

185
186
187
188
189
190
    /*
     * Define a linker symbol to mark start of the RW memory area for this
     * image.
     */
    __RW_START__ = . ;

191
192
193
194
195
196
    /*
     * .data must be placed at a lower address than the stacks if the stack
     * protector is enabled. Alternatively, the .data.stack_protector_canary
     * section can be placed independently of the main .data section.
     */
   .data . : {
197
        __DATA_START__ = .;
198
        *(SORT_BY_ALIGNMENT(.data*))
199
        __DATA_END__ = .;
200
201
    } >RAM

202
203
    /*
     * .rela.dyn needs to come after .data for the read-elf utility to parse
204
205
     * this section correctly. Ensure 8-byte alignment so that the fields of
     * RELA data structure are aligned.
206
     */
207
    . = ALIGN(8);
208
209
210
211
212
    __RELA_START__ = .;
    .rela.dyn . : {
    } >RAM
    __RELA_END__ = .;

213
#ifdef BL31_PROGBITS_LIMIT
214
    ASSERT(. <= BL31_PROGBITS_LIMIT, "BL31 progbits has exceeded its limit.")
215
216
#endif

217
218
219
220
221
#if SEPARATE_NOBITS_REGION
    /*
     * Define a linker symbol to mark end of the RW memory area for this
     * image.
     */
222
    . = ALIGN(PAGE_SIZE);
223
224
225
226
227
228
229
230
231
232
233
234
    __RW_END__ = .;
    __BL31_END__ = .;

    ASSERT(. <= BL31_LIMIT, "BL31 image has exceeded its limit.")

    . = BL31_NOBITS_BASE;
    ASSERT(. == ALIGN(PAGE_SIZE),
           "BL31 NOBITS base address is not aligned on a page boundary.")

    __NOBITS_START__ = .;
#endif

235
236
237
238
    stacks (NOLOAD) : {
        __STACKS_START__ = .;
        *(tzfw_normal_stacks)
        __STACKS_END__ = .;
239
    } >NOBITS
240

241
242
    /*
     * The .bss section gets initialised to 0 at runtime.
243
244
     * Its base address should be 16-byte aligned for better performance of the
     * zero-initialization code.
245
     */
246
    .bss (NOLOAD) : ALIGN(16) {
247
        __BSS_START__ = .;
248
        *(SORT_BY_ALIGNMENT(.bss*))
249
        *(COMMON)
250
251
252
253
254
255
256
257
258
259
260
#if !USE_COHERENT_MEM
        /*
         * Bakery locks are stored in normal .bss memory
         *
         * Each lock's data is spread across multiple cache lines, one per CPU,
         * but multiple locks can share the same cache line.
         * The compiler will allocate enough memory for one CPU's bakery locks,
         * the remaining cache lines are allocated by the linker script
         */
        . = ALIGN(CACHE_WRITEBACK_GRANULE);
        __BAKERY_LOCK_START__ = .;
261
        __PERCPU_BAKERY_LOCK_START__ = .;
262
263
        *(bakery_lock)
        . = ALIGN(CACHE_WRITEBACK_GRANULE);
264
265
        __PERCPU_BAKERY_LOCK_END__ = .;
        __PERCPU_BAKERY_LOCK_SIZE__ = ABSOLUTE(__PERCPU_BAKERY_LOCK_END__ - __PERCPU_BAKERY_LOCK_START__);
266
267
        . = . + (__PERCPU_BAKERY_LOCK_SIZE__ * (PLATFORM_CORE_COUNT - 1));
        __BAKERY_LOCK_END__ = .;
268
269
270
271
272
273
274

	/*
	 * If BL31 doesn't use any bakery lock then __PERCPU_BAKERY_LOCK_SIZE__
	 * will be zero. For this reason, the only two valid values for
	 * __PERCPU_BAKERY_LOCK_SIZE__ are 0 or the platform defined value
	 * PLAT_PERCPU_BAKERY_LOCK_SIZE.
	 */
275
#ifdef PLAT_PERCPU_BAKERY_LOCK_SIZE
276
    ASSERT((__PERCPU_BAKERY_LOCK_SIZE__ == 0) || (__PERCPU_BAKERY_LOCK_SIZE__ == PLAT_PERCPU_BAKERY_LOCK_SIZE),
277
278
279
        "PLAT_PERCPU_BAKERY_LOCK_SIZE does not match bakery lock requirements");
#endif
#endif
280
281
282
283
284
285

#if ENABLE_PMF
        /*
         * Time-stamps are stored in normal .bss memory
         *
         * The compiler will allocate enough memory for one CPU's time-stamps,
Paul Beesley's avatar
Paul Beesley committed
286
         * the remaining memory for other CPUs is allocated by the
287
288
289
290
291
292
293
294
295
296
297
         * linker script
         */
        . = ALIGN(CACHE_WRITEBACK_GRANULE);
        __PMF_TIMESTAMP_START__ = .;
        KEEP(*(pmf_timestamp_array))
        . = ALIGN(CACHE_WRITEBACK_GRANULE);
        __PMF_PERCPU_TIMESTAMP_END__ = .;
        __PERCPU_TIMESTAMP_SIZE__ = ABSOLUTE(. - __PMF_TIMESTAMP_START__);
        . = . + (__PERCPU_TIMESTAMP_SIZE__ * (PLATFORM_CORE_COUNT - 1));
        __PMF_TIMESTAMP_END__ = .;
#endif /* ENABLE_PMF */
298
        __BSS_END__ = .;
299
    } >NOBITS
300

301
    XLAT_TABLE_SECTION >NOBITS
302

303
#if USE_COHERENT_MEM
304
305
306
307
308
309
    /*
     * The base address of the coherent memory section must be page-aligned (4K)
     * to guarantee that the coherent data are stored on their own pages and
     * are not mixed with normal data.  This is required to set up the correct
     * memory attributes for the coherent data page tables.
     */
310
    coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) {
311
        __COHERENT_RAM_START__ = .;
312
313
314
315
316
317
        /*
         * Bakery locks are stored in coherent memory
         *
         * Each lock's data is contiguous and fully allocated by the compiler
         */
        *(bakery_lock)
318
319
320
321
322
323
324
        *(tzfw_coherent_mem)
        __COHERENT_RAM_END_UNALIGNED__ = .;
        /*
         * Memory page(s) mapped to this section will be marked
         * as device memory.  No other unexpected data must creep in.
         * Ensure the rest of the current memory page is unused.
         */
325
        . = ALIGN(PAGE_SIZE);
326
        __COHERENT_RAM_END__ = .;
327
    } >NOBITS
328
#endif
329

330
331
332
333
334
335
336
337
338
#if SEPARATE_NOBITS_REGION
    /*
     * Define a linker symbol to mark end of the NOBITS memory area for this
     * image.
     */
    __NOBITS_END__ = .;

    ASSERT(. <= BL31_NOBITS_LIMIT, "BL31 NOBITS region has exceeded its limit.")
#else
339
340
341
342
343
    /*
     * Define a linker symbol to mark end of the RW memory area for this
     * image.
     */
    __RW_END__ = .;
344
    __BL31_END__ = .;
345

346
347
348
349
    /DISCARD/ : {
        *(.dynsym .dynstr .hash .gnu.hash)
    }

350
    ASSERT(. <= BL31_LIMIT, "BL31 image has exceeded its limit.")
351
#endif
352
}