bl31.ld.S 10.2 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
#include <platform_def.h>
8
9

#include <lib/xlat_tables/xlat_tables_defs.h>
10
11
12

OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
OUTPUT_ARCH(PLATFORM_LINKER_ARCH)
13
ENTRY(bl31_entrypoint)
14
15
16


MEMORY {
17
    RAM (rwx): ORIGIN = BL31_BASE, LENGTH = BL31_LIMIT - BL31_BASE
18
19
20
21
22
#if SEPARATE_NOBITS_REGION
    NOBITS (rw!a): ORIGIN = BL31_NOBITS_BASE, LENGTH = BL31_NOBITS_LIMIT - BL31_NOBITS_BASE
#else
#define NOBITS RAM
#endif
23
24
}

25
26
27
#ifdef PLAT_EXTRA_LD_SCRIPT
#include <plat.ld.S>
#endif
28
29
30

SECTIONS
{
31
    . = BL31_BASE;
32
    ASSERT(. == ALIGN(PAGE_SIZE),
33
           "BL31_BASE address is not aligned on a page boundary.")
34

35
36
    __BL31_START__ = .;

37
38
39
40
#if SEPARATE_CODE_AND_RODATA
    .text . : {
        __TEXT_START__ = .;
        *bl31_entrypoint.o(.text*)
41
        *(SORT_BY_ALIGNMENT(.text*))
42
        *(.vectors)
43
        . = ALIGN(PAGE_SIZE);
44
45
46
47
48
        __TEXT_END__ = .;
    } >RAM

    .rodata . : {
        __RODATA_START__ = .;
49
        *(SORT_BY_ALIGNMENT(.rodata*))
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73

        /* Ensure 8-byte alignment for descriptors and ensure inclusion */
        . = ALIGN(8);
        __RT_SVC_DESCS_START__ = .;
        KEEP(*(rt_svc_descs))
        __RT_SVC_DESCS_END__ = .;

#if ENABLE_PMF
        /* Ensure 8-byte alignment for descriptors and ensure inclusion */
        . = ALIGN(8);
        __PMF_SVC_DESCS_START__ = .;
        KEEP(*(pmf_svc_descs))
        __PMF_SVC_DESCS_END__ = .;
#endif /* ENABLE_PMF */

        /*
         * Ensure 8-byte alignment for cpu_ops so that its fields are also
         * aligned. Also ensure cpu_ops inclusion.
         */
        . = ALIGN(8);
        __CPU_OPS_START__ = .;
        KEEP(*(cpu_ops))
        __CPU_OPS_END__ = .;

74
        /*
75
         * Keep the .got section in the RO section as it is patched
76
         * prior to enabling the MMU and having the .got in RO is better for
77
         * security. GOT is a table of addresses so ensure 8-byte alignment.
78
         */
79
        . = ALIGN(8);
80
81
82
83
        __GOT_START__ = .;
        *(.got)
        __GOT_END__ = .;

84
85
        /* Place pubsub sections for events */
        . = ALIGN(8);
86
#include <lib/el3_runtime/pubsub_events.h>
87

88
        . = ALIGN(PAGE_SIZE);
89
90
91
        __RODATA_END__ = .;
    } >RAM
#else
92
93
    ro . : {
        __RO_START__ = .;
Andrew Thoelke's avatar
Andrew Thoelke committed
94
        *bl31_entrypoint.o(.text*)
95
96
        *(SORT_BY_ALIGNMENT(.text*))
        *(SORT_BY_ALIGNMENT(.rodata*))
Achin Gupta's avatar
Achin Gupta committed
97

Andrew Thoelke's avatar
Andrew Thoelke committed
98
        /* Ensure 8-byte alignment for descriptors and ensure inclusion */
Achin Gupta's avatar
Achin Gupta committed
99
100
        . = ALIGN(8);
        __RT_SVC_DESCS_START__ = .;
Andrew Thoelke's avatar
Andrew Thoelke committed
101
        KEEP(*(rt_svc_descs))
Achin Gupta's avatar
Achin Gupta committed
102
103
        __RT_SVC_DESCS_END__ = .;

104
105
106
107
108
109
110
111
#if ENABLE_PMF
        /* Ensure 8-byte alignment for descriptors and ensure inclusion */
        . = ALIGN(8);
        __PMF_SVC_DESCS_START__ = .;
        KEEP(*(pmf_svc_descs))
        __PMF_SVC_DESCS_END__ = .;
#endif /* ENABLE_PMF */

112
113
114
115
116
117
118
119
120
        /*
         * Ensure 8-byte alignment for cpu_ops so that its fields are also
         * aligned. Also ensure cpu_ops inclusion.
         */
        . = ALIGN(8);
        __CPU_OPS_START__ = .;
        KEEP(*(cpu_ops))
        __CPU_OPS_END__ = .;

121
122
123
124
125
126
127
128
129
130
        /*
         * Keep the .got section in the RO section as it is patched
         * prior to enabling the MMU and having the .got in RO is better for
         * security. GOT is a table of addresses so ensure 8-byte alignment.
         */
        . = ALIGN(8);
        __GOT_START__ = .;
        *(.got)
        __GOT_END__ = .;

131
132
        /* Place pubsub sections for events */
        . = ALIGN(8);
133
#include <lib/el3_runtime/pubsub_events.h>
134

Achin Gupta's avatar
Achin Gupta committed
135
        *(.vectors)
136
137
138
139
140
141
        __RO_END_UNALIGNED__ = .;
        /*
         * Memory page(s) mapped to this section will be marked as read-only,
         * executable.  No RW data from the next section must creep in.
         * Ensure the rest of the current memory page is unused.
         */
142
        . = ALIGN(PAGE_SIZE);
143
        __RO_END__ = .;
144
    } >RAM
145
#endif
146

147
148
149
    ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__,
           "cpu_ops not defined for this platform.")

150
#if SPM_MM
151
152
153
154
#ifndef SPM_SHIM_EXCEPTIONS_VMA
#define SPM_SHIM_EXCEPTIONS_VMA         RAM
#endif

155
156
157
158
159
160
161
162
    /*
     * Exception vectors of the SPM shim layer. They must be aligned to a 2K
     * address, but we need to place them in a separate page so that we can set
     * individual permissions to them, so the actual alignment needed is 4K.
     *
     * There's no need to include this into the RO section of BL31 because it
     * doesn't need to be accessed by BL31.
     */
163
    spm_shim_exceptions : ALIGN(PAGE_SIZE) {
164
165
        __SPM_SHIM_EXCEPTIONS_START__ = .;
        *(.spm_shim_exceptions)
166
        . = ALIGN(PAGE_SIZE);
167
        __SPM_SHIM_EXCEPTIONS_END__ = .;
168
169
170
171
    } >SPM_SHIM_EXCEPTIONS_VMA AT>RAM

    PROVIDE(__SPM_SHIM_EXCEPTIONS_LMA__ = LOADADDR(spm_shim_exceptions));
    . = LOADADDR(spm_shim_exceptions) + SIZEOF(spm_shim_exceptions);
172
173
#endif

174
175
176
177
178
179
    /*
     * Define a linker symbol to mark start of the RW memory area for this
     * image.
     */
    __RW_START__ = . ;

180
181
182
183
184
185
    /*
     * .data must be placed at a lower address than the stacks if the stack
     * protector is enabled. Alternatively, the .data.stack_protector_canary
     * section can be placed independently of the main .data section.
     */
   .data . : {
186
        __DATA_START__ = .;
187
        *(SORT_BY_ALIGNMENT(.data*))
188
        __DATA_END__ = .;
189
190
    } >RAM

191
192
    /*
     * .rela.dyn needs to come after .data for the read-elf utility to parse
193
194
     * this section correctly. Ensure 8-byte alignment so that the fields of
     * RELA data structure are aligned.
195
     */
196
    . = ALIGN(8);
197
198
199
200
201
    __RELA_START__ = .;
    .rela.dyn . : {
    } >RAM
    __RELA_END__ = .;

202
#ifdef BL31_PROGBITS_LIMIT
203
    ASSERT(. <= BL31_PROGBITS_LIMIT, "BL31 progbits has exceeded its limit.")
204
205
#endif

206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
#if SEPARATE_NOBITS_REGION
    /*
     * Define a linker symbol to mark end of the RW memory area for this
     * image.
     */
    __RW_END__ = .;
    __BL31_END__ = .;

    ASSERT(. <= BL31_LIMIT, "BL31 image has exceeded its limit.")

    . = BL31_NOBITS_BASE;
    ASSERT(. == ALIGN(PAGE_SIZE),
           "BL31 NOBITS base address is not aligned on a page boundary.")

    __NOBITS_START__ = .;
#endif

223
224
225
226
    stacks (NOLOAD) : {
        __STACKS_START__ = .;
        *(tzfw_normal_stacks)
        __STACKS_END__ = .;
227
    } >NOBITS
228

229
230
    /*
     * The .bss section gets initialised to 0 at runtime.
231
232
     * Its base address should be 16-byte aligned for better performance of the
     * zero-initialization code.
233
     */
234
    .bss (NOLOAD) : ALIGN(16) {
235
        __BSS_START__ = .;
236
        *(SORT_BY_ALIGNMENT(.bss*))
237
        *(COMMON)
238
239
240
241
242
243
244
245
246
247
248
#if !USE_COHERENT_MEM
        /*
         * Bakery locks are stored in normal .bss memory
         *
         * Each lock's data is spread across multiple cache lines, one per CPU,
         * but multiple locks can share the same cache line.
         * The compiler will allocate enough memory for one CPU's bakery locks,
         * the remaining cache lines are allocated by the linker script
         */
        . = ALIGN(CACHE_WRITEBACK_GRANULE);
        __BAKERY_LOCK_START__ = .;
249
        __PERCPU_BAKERY_LOCK_START__ = .;
250
251
        *(bakery_lock)
        . = ALIGN(CACHE_WRITEBACK_GRANULE);
252
253
        __PERCPU_BAKERY_LOCK_END__ = .;
        __PERCPU_BAKERY_LOCK_SIZE__ = ABSOLUTE(__PERCPU_BAKERY_LOCK_END__ - __PERCPU_BAKERY_LOCK_START__);
254
255
        . = . + (__PERCPU_BAKERY_LOCK_SIZE__ * (PLATFORM_CORE_COUNT - 1));
        __BAKERY_LOCK_END__ = .;
256
257
258
259
260
261
262

	/*
	 * If BL31 doesn't use any bakery lock then __PERCPU_BAKERY_LOCK_SIZE__
	 * will be zero. For this reason, the only two valid values for
	 * __PERCPU_BAKERY_LOCK_SIZE__ are 0 or the platform defined value
	 * PLAT_PERCPU_BAKERY_LOCK_SIZE.
	 */
263
#ifdef PLAT_PERCPU_BAKERY_LOCK_SIZE
264
    ASSERT((__PERCPU_BAKERY_LOCK_SIZE__ == 0) || (__PERCPU_BAKERY_LOCK_SIZE__ == PLAT_PERCPU_BAKERY_LOCK_SIZE),
265
266
267
        "PLAT_PERCPU_BAKERY_LOCK_SIZE does not match bakery lock requirements");
#endif
#endif
268
269
270
271
272
273

#if ENABLE_PMF
        /*
         * Time-stamps are stored in normal .bss memory
         *
         * The compiler will allocate enough memory for one CPU's time-stamps,
Paul Beesley's avatar
Paul Beesley committed
274
         * the remaining memory for other CPUs is allocated by the
275
276
277
278
279
280
281
282
283
284
285
         * linker script
         */
        . = ALIGN(CACHE_WRITEBACK_GRANULE);
        __PMF_TIMESTAMP_START__ = .;
        KEEP(*(pmf_timestamp_array))
        . = ALIGN(CACHE_WRITEBACK_GRANULE);
        __PMF_PERCPU_TIMESTAMP_END__ = .;
        __PERCPU_TIMESTAMP_SIZE__ = ABSOLUTE(. - __PMF_TIMESTAMP_START__);
        . = . + (__PERCPU_TIMESTAMP_SIZE__ * (PLATFORM_CORE_COUNT - 1));
        __PMF_TIMESTAMP_END__ = .;
#endif /* ENABLE_PMF */
286
        __BSS_END__ = .;
287
    } >NOBITS
288

289
    /*
290
     * The xlat_table section is for full, aligned page tables (4K).
291
     * Removing them from .bss avoids forcing 4K alignment on
292
293
     * the .bss section. The tables are initialized to zero by the translation
     * tables library.
294
295
296
     */
    xlat_table (NOLOAD) : {
        *(xlat_table)
297
    } >NOBITS
298

299
#if USE_COHERENT_MEM
300
301
302
303
304
305
    /*
     * The base address of the coherent memory section must be page-aligned (4K)
     * to guarantee that the coherent data are stored on their own pages and
     * are not mixed with normal data.  This is required to set up the correct
     * memory attributes for the coherent data page tables.
     */
306
    coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) {
307
        __COHERENT_RAM_START__ = .;
308
309
310
311
312
313
        /*
         * Bakery locks are stored in coherent memory
         *
         * Each lock's data is contiguous and fully allocated by the compiler
         */
        *(bakery_lock)
314
315
316
317
318
319
320
        *(tzfw_coherent_mem)
        __COHERENT_RAM_END_UNALIGNED__ = .;
        /*
         * Memory page(s) mapped to this section will be marked
         * as device memory.  No other unexpected data must creep in.
         * Ensure the rest of the current memory page is unused.
         */
321
        . = ALIGN(PAGE_SIZE);
322
        __COHERENT_RAM_END__ = .;
323
    } >NOBITS
324
#endif
325

326
327
328
329
330
331
332
333
334
#if SEPARATE_NOBITS_REGION
    /*
     * Define a linker symbol to mark end of the NOBITS memory area for this
     * image.
     */
    __NOBITS_END__ = .;

    ASSERT(. <= BL31_NOBITS_LIMIT, "BL31 NOBITS region has exceeded its limit.")
#else
335
336
337
338
339
    /*
     * Define a linker symbol to mark end of the RW memory area for this
     * image.
     */
    __RW_END__ = .;
340
    __BL31_END__ = .;
341

342
    ASSERT(. <= BL31_LIMIT, "BL31 image has exceeded its limit.")
343
#endif
344
}