zynqmp_common.c 6.5 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
8
#include <stdbool.h>
#include <string.h>
9
10
11
12
13

#include <common/debug.h>
#include <drivers/generic_delay_timer.h>
#include <lib/mmio.h>
#include <lib/xlat_tables/xlat_tables.h>
14
#include <plat_ipi.h>
15
#include <plat_private.h>
16
17
#include <plat/common/platform.h>

18
#include "pm_api_sys.h"
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33

/*
 * Table of regions to map using the MMU.
 * This doesn't include TZRAM as the 'mem_layout' argument passed to
 * configure_mmu_elx() will give the available subset of that,
 */
const mmap_region_t plat_arm_mmap[] = {
	{ DEVICE0_BASE, DEVICE0_BASE, DEVICE0_SIZE, MT_DEVICE | MT_RW | MT_SECURE },
	{ DEVICE1_BASE, DEVICE1_BASE, DEVICE1_SIZE, MT_DEVICE | MT_RW | MT_SECURE },
	{ CRF_APB_BASE, CRF_APB_BASE, CRF_APB_SIZE, MT_DEVICE | MT_RW | MT_SECURE },
	{0}
};

static unsigned int zynqmp_get_silicon_ver(void)
{
34
	static unsigned int ver;
35

36
37
38
39
40
41
	if (!ver) {
		ver = mmio_read_32(ZYNQMP_CSU_BASEADDR +
				   ZYNQMP_CSU_VERSION_OFFSET);
		ver &= ZYNQMP_SILICON_VER_MASK;
		ver >>= ZYNQMP_SILICON_VER_SHIFT;
	}
42
43
44
45
46
47
48
49

	return ver;
}

unsigned int zynqmp_get_uart_clk(void)
{
	unsigned int ver = zynqmp_get_silicon_ver();

50
	if (ver == ZYNQMP_CSU_VERSION_QEMU)
51
		return 133000000;
52
53
	else
		return 100000000;
54
55
56
57
58
}

#if LOG_LEVEL >= LOG_LEVEL_NOTICE
static const struct {
	unsigned int id;
59
	unsigned int ver;
60
	char *name;
61
	bool evexists;
62
63
64
65
66
} zynqmp_devices[] = {
	{
		.id = 0x10,
		.name = "3EG",
	},
67
68
69
70
71
	{
		.id = 0x10,
		.ver = 0x2c,
		.name = "3CG",
	},
72
73
74
75
	{
		.id = 0x11,
		.name = "2EG",
	},
76
77
78
79
80
	{
		.id = 0x11,
		.ver = 0x2c,
		.name = "2CG",
	},
81
82
83
	{
		.id = 0x20,
		.name = "5EV",
84
		.evexists = true,
85
	},
86
87
88
89
	{
		.id = 0x20,
		.ver = 0x100,
		.name = "5EG",
90
		.evexists = true,
91
92
93
94
95
96
	},
	{
		.id = 0x20,
		.ver = 0x12c,
		.name = "5CG",
	},
97
98
99
	{
		.id = 0x21,
		.name = "4EV",
100
		.evexists = true,
101
	},
102
103
104
105
	{
		.id = 0x21,
		.ver = 0x100,
		.name = "4EG",
106
		.evexists = true,
107
108
109
110
111
112
	},
	{
		.id = 0x21,
		.ver = 0x12c,
		.name = "4CG",
	},
113
114
115
	{
		.id = 0x30,
		.name = "7EV",
116
		.evexists = true,
117
	},
118
119
120
121
	{
		.id = 0x30,
		.ver = 0x100,
		.name = "7EG",
122
		.evexists = true,
123
124
125
126
127
128
	},
	{
		.id = 0x30,
		.ver = 0x12c,
		.name = "7CG",
	},
129
130
131
132
	{
		.id = 0x38,
		.name = "9EG",
	},
133
134
135
136
137
	{
		.id = 0x38,
		.ver = 0x2c,
		.name = "9CG",
	},
138
139
140
141
	{
		.id = 0x39,
		.name = "6EG",
	},
142
143
144
145
146
	{
		.id = 0x39,
		.ver = 0x2c,
		.name = "6CG",
	},
147
148
149
150
	{
		.id = 0x40,
		.name = "11EG",
	},
151
152
153
154
155
	{ /* For testing purpose only */
		.id = 0x50,
		.ver = 0x2c,
		.name = "15CG",
	},
156
157
158
159
160
161
162
163
164
165
166
167
	{
		.id = 0x50,
		.name = "15EG",
	},
	{
		.id = 0x58,
		.name = "19EG",
	},
	{
		.id = 0x59,
		.name = "17EG",
	},
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
	{
		.id = 0x60,
		.name = "28DR",
	},
	{
		.id = 0x61,
		.name = "21DR",
	},
	{
		.id = 0x62,
		.name = "29DR",
	},
	{
		.id = 0x63,
		.name = "23DR",
	},
	{
		.id = 0x64,
		.name = "27DR",
	},
	{
		.id = 0x65,
		.name = "25DR",
	},
192
193
194
195
	{
		.id = 0x66,
		.name = "39DR",
	},
196
197
198
199
200
201
202
203
	{
		.id = 0x7b,
		.name = "48DR",
	},
	{
		.id = 0x7e,
		.name = "49DR",
	},
204
205
};

206
207
208
209
210
#define ZYNQMP_PL_STATUS_BIT	9
#define ZYNQMP_PL_STATUS_MASK	BIT(ZYNQMP_PL_STATUS_BIT)
#define ZYNQMP_CSU_VERSION_MASK	~(ZYNQMP_PL_STATUS_MASK)

static char *zynqmp_get_silicon_idcode_name(void)
211
{
212
213
214
	uint32_t id, ver, chipid[2];
	size_t i, j, len;
	const char *name = "EG/EV";
215

216
217
218
219
220
221
222
223
224
225
226
#ifdef IMAGE_BL32
	/*
	 * For BL32, get the chip id info directly by reading corresponding
	 * registers instead of making pm call. This has limitation
	 * that these registers should be configured to have access
	 * from APU which is default case.
	 */
	chipid[0] = mmio_read_32(ZYNQMP_CSU_BASEADDR + ZYNQMP_CSU_IDCODE_OFFSET);
	chipid[1] = mmio_read_32(EFUSE_BASEADDR + EFUSE_IPDISABLE_OFFSET);
#else
	if (pm_get_chipid(chipid) != PM_RET_SUCCESS)
227
		return "UNKN";
228
#endif
229

230
231
	id = chipid[0] & (ZYNQMP_CSU_IDCODE_DEVICE_CODE_MASK |
			  ZYNQMP_CSU_IDCODE_SVD_MASK);
232
	id >>= ZYNQMP_CSU_IDCODE_SVD_SHIFT;
233
	ver = chipid[1] >> ZYNQMP_EFUSE_IPDISABLE_SHIFT;
234

235
236
237
238
239
	for (i = 0; i < ARRAY_SIZE(zynqmp_devices); i++) {
		if (zynqmp_devices[i].id == id &&
		    zynqmp_devices[i].ver == (ver & ZYNQMP_CSU_VERSION_MASK))
			break;
	}
240

241
242
	if (i >= ARRAY_SIZE(zynqmp_devices))
		return "UNKN";
243

244
245
	if (!zynqmp_devices[i].evexists)
		return zynqmp_devices[i].name;
246

247
248
	if (ver & ZYNQMP_PL_STATUS_MASK)
		return zynqmp_devices[i].name;
249

250
251
252
253
	len = strlen(zynqmp_devices[i].name) - 2;
	for (j = 0; j < strlen(name); j++) {
		zynqmp_devices[i].name[len] = name[j];
		len++;
254
	}
255
256
257
	zynqmp_devices[i].name[len] = '\0';

	return zynqmp_devices[i].name;
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
}

static unsigned int zynqmp_get_rtl_ver(void)
{
	uint32_t ver;

	ver = mmio_read_32(ZYNQMP_CSU_BASEADDR + ZYNQMP_CSU_VERSION_OFFSET);
	ver &= ZYNQMP_RTL_VER_MASK;
	ver >>= ZYNQMP_RTL_VER_SHIFT;

	return ver;
}

static char *zynqmp_print_silicon_idcode(void)
{
	uint32_t id, maskid, tmp;

	id = mmio_read_32(ZYNQMP_CSU_BASEADDR + ZYNQMP_CSU_IDCODE_OFFSET);

	tmp = id;
	tmp &= ZYNQMP_CSU_IDCODE_XILINX_ID_MASK |
279
	       ZYNQMP_CSU_IDCODE_FAMILY_MASK;
280
	maskid = ZYNQMP_CSU_IDCODE_XILINX_ID << ZYNQMP_CSU_IDCODE_XILINX_ID_SHIFT |
281
		 ZYNQMP_CSU_IDCODE_FAMILY << ZYNQMP_CSU_IDCODE_FAMILY_SHIFT;
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
	if (tmp != maskid) {
		ERROR("Incorrect XILINX IDCODE 0x%x, maskid 0x%x\n", id, maskid);
		return "UNKN";
	}
	VERBOSE("Xilinx IDCODE 0x%x\n", id);
	return zynqmp_get_silicon_idcode_name();
}

static unsigned int zynqmp_get_ps_ver(void)
{
	uint32_t ver = mmio_read_32(ZYNQMP_CSU_BASEADDR + ZYNQMP_CSU_VERSION_OFFSET);

	ver &= ZYNQMP_PS_VER_MASK;
	ver >>= ZYNQMP_PS_VER_SHIFT;

	return ver + 1;
}

static void zynqmp_print_platform_name(void)
{
	unsigned int ver = zynqmp_get_silicon_ver();
	unsigned int rtl = zynqmp_get_rtl_ver();
	char *label = "Unknown";

	switch (ver) {
	case ZYNQMP_CSU_VERSION_QEMU:
		label = "QEMU";
		break;
	case ZYNQMP_CSU_VERSION_SILICON:
		label = "silicon";
		break;
313
314
315
	default:
		/* Do nothing in default case */
		break;
316
317
	}

318
	NOTICE("ATF running on XCZU%s/%s v%d/RTL%d.%d at 0x%x\n",
319
	       zynqmp_print_silicon_idcode(), label, zynqmp_get_ps_ver(),
320
	       (rtl & 0xf0) >> 4, rtl & 0xf, BL31_BASE);
321
322
323
324
325
}
#else
static inline void zynqmp_print_platform_name(void) { }
#endif

326
327
unsigned int zynqmp_get_bootmode(void)
{
328
	uint32_t r;
329
330
331
	unsigned int ret;

	ret = pm_mmio_read(CRL_APB_BOOT_MODE_USER, &r);
332

333
	if (ret != PM_RET_SUCCESS)
334
		r = mmio_read_32(CRL_APB_BOOT_MODE_USER);
335
336
337
338

	return r & CRL_APB_BOOT_MODE_MASK;
}

339
340
void zynqmp_config_setup(void)
{
341
342
343
	/* Configure IPI data for ZynqMP */
	zynqmp_ipi_config_table_init();

344
	zynqmp_print_platform_name();
345
	generic_delay_timer_init();
346
347
}

348
unsigned int plat_get_syscnt_freq2(void)
349
{
350
	unsigned int ver = zynqmp_get_silicon_ver();
351

352
	if (ver == ZYNQMP_CSU_VERSION_QEMU)
353
		return 65000000;
354
355
	else
		return mmio_read_32(IOU_SCNTRS_BASEFREQ);
356
}