tegra_pm.c 13.1 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
7
 */

#include <assert.h>
8
9
10
11
12
13

#include <platform_def.h>

#include <arch_helpers.h>
#include <common/bl_common.h>
#include <common/debug.h>
14
#include <context.h>
15
16
17
18
19
20
#include <drivers/console.h>
#include <lib/el3_runtime/context_mgmt.h>
#include <lib/mmio.h>
#include <lib/psci/psci.h>
#include <plat/common/platform.h>

21
22
23
#include <memctrl.h>
#include <pmc.h>
#include <tegra_def.h>
24
#include <tegra_platform.h>
25
26
27
#include <tegra_private.h>

extern uint64_t tegra_bl31_phys_base;
28
extern uint64_t tegra_sec_entry_point;
29
extern uint64_t tegra_console_base;
30

31
32
33
34
35
36
37
38
/*
 * tegra_fake_system_suspend acts as a boolean var controlling whether
 * we are going to take fake system suspend code or normal system suspend code
 * path. This variable is set inside the sip call handlers,when the kernel
 * requests a SIP call to set the suspend debug flags.
 */
uint8_t tegra_fake_system_suspend;

39
40
41
42
/*
 * The following platform setup functions are weakly defined. They
 * provide typical implementations that will be overridden by a SoC.
 */
43
#pragma weak tegra_soc_pwr_domain_suspend_pwrdown_early
44
45
46
47
#pragma weak tegra_soc_pwr_domain_suspend
#pragma weak tegra_soc_pwr_domain_on
#pragma weak tegra_soc_pwr_domain_off
#pragma weak tegra_soc_pwr_domain_on_finish
48
#pragma weak tegra_soc_pwr_domain_power_down_wfi
49
#pragma weak tegra_soc_prepare_system_reset
50
#pragma weak tegra_soc_prepare_system_off
51
#pragma weak tegra_soc_get_target_pwr_state
52

Anthony Zhou's avatar
Anthony Zhou committed
53
int32_t tegra_soc_pwr_domain_suspend_pwrdown_early(const psci_power_state_t *target_state)
54
55
56
57
{
	return PSCI_E_NOT_SUPPORTED;
}

Anthony Zhou's avatar
Anthony Zhou committed
58
int32_t tegra_soc_pwr_domain_suspend(const psci_power_state_t *target_state)
59
{
Anthony Zhou's avatar
Anthony Zhou committed
60
	(void)target_state;
61
62
63
	return PSCI_E_NOT_SUPPORTED;
}

Anthony Zhou's avatar
Anthony Zhou committed
64
int32_t tegra_soc_pwr_domain_on(u_register_t mpidr)
65
{
Anthony Zhou's avatar
Anthony Zhou committed
66
	(void)mpidr;
67
68
69
	return PSCI_E_SUCCESS;
}

Anthony Zhou's avatar
Anthony Zhou committed
70
int32_t tegra_soc_pwr_domain_off(const psci_power_state_t *target_state)
71
{
Anthony Zhou's avatar
Anthony Zhou committed
72
	(void)target_state;
73
74
75
	return PSCI_E_SUCCESS;
}

Anthony Zhou's avatar
Anthony Zhou committed
76
int32_t tegra_soc_pwr_domain_on_finish(const psci_power_state_t *target_state)
77
{
Anthony Zhou's avatar
Anthony Zhou committed
78
	(void)target_state;
79
80
81
	return PSCI_E_SUCCESS;
}

Anthony Zhou's avatar
Anthony Zhou committed
82
int32_t tegra_soc_pwr_domain_power_down_wfi(const psci_power_state_t *target_state)
83
{
Anthony Zhou's avatar
Anthony Zhou committed
84
	(void)target_state;
85
86
87
	return PSCI_E_SUCCESS;
}

Anthony Zhou's avatar
Anthony Zhou committed
88
int32_t tegra_soc_prepare_system_reset(void)
89
90
91
92
{
	return PSCI_E_SUCCESS;
}

93
94
95
96
97
98
__dead2 void tegra_soc_prepare_system_off(void)
{
	ERROR("Tegra System Off: operation not handled.\n");
	panic();
}

Anthony Zhou's avatar
Anthony Zhou committed
99
plat_local_state_t tegra_soc_get_target_pwr_state(uint32_t lvl,
100
					     const plat_local_state_t *states,
Anthony Zhou's avatar
Anthony Zhou committed
101
					     uint32_t ncpu)
102
{
103
	plat_local_state_t target = PLAT_MAX_OFF_STATE, temp;
Anthony Zhou's avatar
Anthony Zhou committed
104
105
106
107
	uint32_t num_cpu = ncpu;
	const plat_local_state_t *local_state = states;

	(void)lvl;
108

109
	assert(ncpu != 0U);
110
111

	do {
Anthony Zhou's avatar
Anthony Zhou committed
112
113
		temp = *local_state;
		if ((temp < target)) {
114
			target = temp;
Anthony Zhou's avatar
Anthony Zhou committed
115
116
117
118
		}
		--num_cpu;
		local_state++;
	} while (num_cpu != 0U);
119
120
121
122

	return target;
}

123
/*******************************************************************************
124
125
126
127
128
129
 * This handler is called by the PSCI implementation during the `SYSTEM_SUSPEND`
 * call to get the `power_state` parameter. This allows the platform to encode
 * the appropriate State-ID field within the `power_state` parameter which can
 * be utilized in `pwr_domain_suspend()` to suspend to system affinity level.
******************************************************************************/
void tegra_get_sys_suspend_power_state(psci_power_state_t *req_state)
130
{
131
	/* all affinities use system suspend state id */
Anthony Zhou's avatar
Anthony Zhou committed
132
	for (uint32_t i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++) {
133
		req_state->pwr_domain_state[i] = PSTATE_ID_SOC_POWERDN;
Anthony Zhou's avatar
Anthony Zhou committed
134
	}
135
136
137
138
139
}

/*******************************************************************************
 * Handler called when an affinity instance is about to enter standby.
 ******************************************************************************/
140
void tegra_cpu_standby(plat_local_state_t cpu_state)
141
{
Anthony Zhou's avatar
Anthony Zhou committed
142
143
	(void)cpu_state;

144
145
146
147
148
149
150
151
152
153
154
155
	/*
	 * Enter standby state
	 * dsb is good practice before using wfi to enter low power states
	 */
	dsb();
	wfi();
}

/*******************************************************************************
 * Handler called when an affinity instance is about to be turned on. The
 * level and mpidr determine the affinity instance.
 ******************************************************************************/
Anthony Zhou's avatar
Anthony Zhou committed
156
int32_t tegra_pwr_domain_on(u_register_t mpidr)
157
{
158
	return tegra_soc_pwr_domain_on(mpidr);
159
160
161
}

/*******************************************************************************
162
163
 * Handler called when a power domain is about to be turned off. The
 * target_state encodes the power state that each level should transition to.
164
 ******************************************************************************/
165
void tegra_pwr_domain_off(const psci_power_state_t *target_state)
166
{
Anthony Zhou's avatar
Anthony Zhou committed
167
	(void)tegra_soc_pwr_domain_off(target_state);
168
169
}

170
171
172
173
174
175
176
177
178
179
180
/*******************************************************************************
 * Handler called when a power domain is about to be suspended. The
 * target_state encodes the power state that each level should transition to.
 * This handler is called with SMP and data cache enabled, when
 * HW_ASSISTED_COHERENCY = 0
 ******************************************************************************/
void tegra_pwr_domain_suspend_pwrdown_early(const psci_power_state_t *target_state)
{
	tegra_soc_pwr_domain_suspend_pwrdown_early(target_state);
}

181
/*******************************************************************************
182
 * Handler called when a power domain is about to be suspended. The
183
 * target_state encodes the power state that each level should transition to.
184
 ******************************************************************************/
185
void tegra_pwr_domain_suspend(const psci_power_state_t *target_state)
186
{
Anthony Zhou's avatar
Anthony Zhou committed
187
	(void)tegra_soc_pwr_domain_suspend(target_state);
188

189
190
	/* Disable console if we are entering deep sleep. */
	if (target_state->pwr_domain_state[PLAT_MAX_PWR_LVL] ==
Anthony Zhou's avatar
Anthony Zhou committed
191
192
193
			PSTATE_ID_SOC_POWERDN) {
		(void)console_uninit();
	}
194

195
196
197
198
	/* disable GICC */
	tegra_gic_cpuif_deactivate();
}

199
200
201
202
203
204
205
/*******************************************************************************
 * Handler called at the end of the power domain suspend sequence. The
 * target_state encodes the power state that each level should transition to.
 ******************************************************************************/
__dead2 void tegra_pwr_domain_power_down_wfi(const psci_power_state_t
					     *target_state)
{
206
207
208
	uint8_t pwr_state = target_state->pwr_domain_state[PLAT_MAX_PWR_LVL];
	uint64_t rmr_el3 = 0;

209
	/* call the chip's power down handler */
Anthony Zhou's avatar
Anthony Zhou committed
210
	(void)tegra_soc_pwr_domain_power_down_wfi(target_state);
211

212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
	/*
	 * If we are in fake system suspend mode, ensure we start doing
	 * procedures that help in looping back towards system suspend exit
	 * instead of calling WFI by requesting a warm reset.
	 * Else, just call WFI to enter low power state.
	 */
	if ((tegra_fake_system_suspend != 0U) &&
	    (pwr_state == (uint8_t)PSTATE_ID_SOC_POWERDN)) {

		/* warm reboot */
		rmr_el3 = read_rmr_el3();
		write_rmr_el3(rmr_el3 | RMR_WARM_RESET_CPU);

	} else {
		/* enter power down state */
		wfi();
	}
229
230
231
232
233

	/* we can never reach here */
	panic();
}

234
/*******************************************************************************
235
236
237
 * Handler called when a power domain has just been powered on after
 * being turned off earlier. The target_state encodes the low power state that
 * each level has woken up from.
238
 ******************************************************************************/
239
void tegra_pwr_domain_on_finish(const psci_power_state_t *target_state)
240
{
Anthony Zhou's avatar
Anthony Zhou committed
241
	const plat_params_from_bl2_t *plat_params;
242
	uint32_t console_clock;
243
244
245
246

	/*
	 * Initialize the GIC cpu and distributor interfaces
	 */
247
	plat_gic_setup();
248
249
250
251

	/*
	 * Check if we are exiting from deep sleep.
	 */
252
253
	if (target_state->pwr_domain_state[PLAT_MAX_PWR_LVL] ==
			PSTATE_ID_SOC_POWERDN) {
254

255
256
257
		/*
		 * Reference clock used by the FPGAs is a lot slower.
		 */
Anthony Zhou's avatar
Anthony Zhou committed
258
		if (tegra_platform_is_fpga()) {
259
260
261
262
263
			console_clock = TEGRA_BOOT_UART_CLK_13_MHZ;
		} else {
			console_clock = TEGRA_BOOT_UART_CLK_408_MHZ;
		}

264
		/* Initialize the runtime console */
Anthony Zhou's avatar
Anthony Zhou committed
265
266
		if (tegra_console_base != 0ULL) {
			(void)console_init(tegra_console_base, console_clock,
267
				     TEGRA_CONSOLE_BAUDRATE);
268
		}
269

270
		/*
271
272
		 * Restore Memory Controller settings as it loses state
		 * during system suspend.
273
		 */
274
		tegra_memctrl_restore_settings();
275
276
277
278
279

		/*
		 * Security configuration to allow DRAM/device access.
		 */
		plat_params = bl31_get_plat_params();
280
		tegra_memctrl_tzdram_setup(plat_params->tzdram_base,
Anthony Zhou's avatar
Anthony Zhou committed
281
			(uint32_t)plat_params->tzdram_size);
282
283
284
285
286
287

		/*
		 * Set up the TZRAM memory aperture to allow only secure world
		 * access
		 */
		tegra_memctrl_tzram_setup(TEGRA_TZRAM_BASE, TEGRA_TZRAM_SIZE);
288
289
290
291
292
	}

	/*
	 * Reset hardware settings.
	 */
Anthony Zhou's avatar
Anthony Zhou committed
293
	(void)tegra_soc_pwr_domain_on_finish(target_state);
294
295
296
}

/*******************************************************************************
297
298
299
 * Handler called when a power domain has just been powered on after
 * having been suspended earlier. The target_state encodes the low power state
 * that each level has woken up from.
300
 ******************************************************************************/
301
void tegra_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
302
{
303
	tegra_pwr_domain_on_finish(target_state);
304
305
306
307
308
309
310
}

/*******************************************************************************
 * Handler called when the system wants to be powered off
 ******************************************************************************/
__dead2 void tegra_system_off(void)
{
311
312
313
	INFO("Powering down system...\n");

	tegra_soc_prepare_system_off();
314
315
316
317
318
319
320
}

/*******************************************************************************
 * Handler called when the system wants to be restarted.
 ******************************************************************************/
__dead2 void tegra_system_reset(void)
{
321
322
	INFO("Restarting system...\n");

323
	/* per-SoC system reset handler */
Anthony Zhou's avatar
Anthony Zhou committed
324
	(void)tegra_soc_prepare_system_reset();
325

326
327
328
329
330
331
	/*
	 * Program the PMC in order to restart the system.
	 */
	tegra_pmc_system_reset();
}

332
333
334
/*******************************************************************************
 * Handler called to check the validity of the power state parameter.
 ******************************************************************************/
Anthony Zhou's avatar
Anthony Zhou committed
335
int32_t tegra_validate_power_state(uint32_t power_state,
336
337
				   psci_power_state_t *req_state)
{
338
	assert(req_state != NULL);
339
340
341
342
343
344
345

	return tegra_soc_validate_power_state(power_state, req_state);
}

/*******************************************************************************
 * Platform handler called to check the validity of the non secure entrypoint.
 ******************************************************************************/
Anthony Zhou's avatar
Anthony Zhou committed
346
int32_t tegra_validate_ns_entrypoint(uintptr_t entrypoint)
347
{
Anthony Zhou's avatar
Anthony Zhou committed
348
349
	int32_t ret = PSCI_E_INVALID_ADDRESS;

350
351
352
353
	/*
	 * Check if the non secure entrypoint lies within the non
	 * secure DRAM.
	 */
Anthony Zhou's avatar
Anthony Zhou committed
354
355
356
	if ((entrypoint >= TEGRA_DRAM_BASE) && (entrypoint <= TEGRA_DRAM_END)) {
		ret = PSCI_E_SUCCESS;
	}
357

Anthony Zhou's avatar
Anthony Zhou committed
358
	return ret;
359
360
}

361
362
363
/*******************************************************************************
 * Export the platform handlers to enable psci to invoke them
 ******************************************************************************/
364
365
366
367
static const plat_psci_ops_t tegra_plat_psci_ops = {
	.cpu_standby			= tegra_cpu_standby,
	.pwr_domain_on			= tegra_pwr_domain_on,
	.pwr_domain_off			= tegra_pwr_domain_off,
368
	.pwr_domain_suspend_pwrdown_early = tegra_pwr_domain_suspend_pwrdown_early,
369
370
371
	.pwr_domain_suspend		= tegra_pwr_domain_suspend,
	.pwr_domain_on_finish		= tegra_pwr_domain_on_finish,
	.pwr_domain_suspend_finish	= tegra_pwr_domain_suspend_finish,
372
	.pwr_domain_pwr_down_wfi	= tegra_pwr_domain_power_down_wfi,
373
374
375
376
377
	.system_off			= tegra_system_off,
	.system_reset			= tegra_system_reset,
	.validate_power_state		= tegra_validate_power_state,
	.validate_ns_entrypoint		= tegra_validate_ns_entrypoint,
	.get_sys_suspend_power_state	= tegra_get_sys_suspend_power_state,
378
379
380
};

/*******************************************************************************
381
 * Export the platform specific power ops and initialize Power Controller
382
 ******************************************************************************/
383
384
int plat_setup_psci_ops(uintptr_t sec_entrypoint,
			const plat_psci_ops_t **psci_ops)
385
{
386
387
388
389
390
391
392
393
394
	psci_power_state_t target_state = { { PSCI_LOCAL_STATE_RUN } };

	/*
	 * Flush entrypoint variable to PoC since it will be
	 * accessed after a reset with the caches turned off.
	 */
	tegra_sec_entry_point = sec_entrypoint;
	flush_dcache_range((uint64_t)&tegra_sec_entry_point, sizeof(uint64_t));

395
396
397
	/*
	 * Reset hardware settings.
	 */
Anthony Zhou's avatar
Anthony Zhou committed
398
	(void)tegra_soc_pwr_domain_on_finish(&target_state);
399
400

	/*
401
	 * Initialize PSCI ops struct
402
	 */
403
	*psci_ops = &tegra_plat_psci_ops;
404
405
406

	return 0;
}
407
408
409
410
411
412
413
414
415

/*******************************************************************************
 * Platform handler to calculate the proper target power level at the
 * specified affinity level
 ******************************************************************************/
plat_local_state_t plat_get_target_pwr_state(unsigned int lvl,
					     const plat_local_state_t *states,
					     unsigned int ncpu)
{
416
	return tegra_soc_get_target_pwr_state(lvl, states, ncpu);
417
}