tegra_pm.c 12.7 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
7
 */

#include <assert.h>
8
9
10
11
12
13

#include <platform_def.h>

#include <arch_helpers.h>
#include <common/bl_common.h>
#include <common/debug.h>
14
#include <context.h>
15
16
17
18
19
20
#include <drivers/console.h>
#include <lib/el3_runtime/context_mgmt.h>
#include <lib/mmio.h>
#include <lib/psci/psci.h>
#include <plat/common/platform.h>

21
22
23
#include <memctrl.h>
#include <pmc.h>
#include <tegra_def.h>
24
#include <tegra_platform.h>
25
26
27
#include <tegra_private.h>

extern uint64_t tegra_bl31_phys_base;
28
extern uint64_t tegra_sec_entry_point;
29
extern uint64_t tegra_console_base;
30

31
32
33
34
35
36
37
38
/*
 * tegra_fake_system_suspend acts as a boolean var controlling whether
 * we are going to take fake system suspend code or normal system suspend code
 * path. This variable is set inside the sip call handlers,when the kernel
 * requests a SIP call to set the suspend debug flags.
 */
uint8_t tegra_fake_system_suspend;

39
40
41
42
/*
 * The following platform setup functions are weakly defined. They
 * provide typical implementations that will be overridden by a SoC.
 */
43
#pragma weak tegra_soc_pwr_domain_suspend_pwrdown_early
44
45
46
47
#pragma weak tegra_soc_pwr_domain_suspend
#pragma weak tegra_soc_pwr_domain_on
#pragma weak tegra_soc_pwr_domain_off
#pragma weak tegra_soc_pwr_domain_on_finish
48
#pragma weak tegra_soc_pwr_domain_power_down_wfi
49
#pragma weak tegra_soc_prepare_system_reset
50
#pragma weak tegra_soc_prepare_system_off
51
#pragma weak tegra_soc_get_target_pwr_state
52

53
54
55
56
57
int tegra_soc_pwr_domain_suspend_pwrdown_early(const psci_power_state_t *target_state)
{
	return PSCI_E_NOT_SUPPORTED;
}

58
int tegra_soc_pwr_domain_suspend(const psci_power_state_t *target_state)
59
60
61
62
{
	return PSCI_E_NOT_SUPPORTED;
}

63
int tegra_soc_pwr_domain_on(u_register_t mpidr)
64
65
66
67
{
	return PSCI_E_SUCCESS;
}

68
int tegra_soc_pwr_domain_off(const psci_power_state_t *target_state)
69
70
71
72
{
	return PSCI_E_SUCCESS;
}

73
int tegra_soc_pwr_domain_on_finish(const psci_power_state_t *target_state)
74
75
76
77
{
	return PSCI_E_SUCCESS;
}

78
79
80
81
82
int tegra_soc_pwr_domain_power_down_wfi(const psci_power_state_t *target_state)
{
	return PSCI_E_SUCCESS;
}

83
84
85
86
87
int tegra_soc_prepare_system_reset(void)
{
	return PSCI_E_SUCCESS;
}

88
89
90
91
92
93
__dead2 void tegra_soc_prepare_system_off(void)
{
	ERROR("Tegra System Off: operation not handled.\n");
	panic();
}

94
95
96
97
plat_local_state_t tegra_soc_get_target_pwr_state(unsigned int lvl,
					     const plat_local_state_t *states,
					     unsigned int ncpu)
{
98
	plat_local_state_t target = PLAT_MAX_OFF_STATE, temp;
99
100
101
102
103

	assert(ncpu);

	do {
		temp = *states++;
104
		if ((temp < target))
105
106
107
108
109
110
			target = temp;
	} while (--ncpu);

	return target;
}

111
/*******************************************************************************
112
113
114
115
116
117
 * This handler is called by the PSCI implementation during the `SYSTEM_SUSPEND`
 * call to get the `power_state` parameter. This allows the platform to encode
 * the appropriate State-ID field within the `power_state` parameter which can
 * be utilized in `pwr_domain_suspend()` to suspend to system affinity level.
******************************************************************************/
void tegra_get_sys_suspend_power_state(psci_power_state_t *req_state)
118
{
119
	/* all affinities use system suspend state id */
120
	for (uint32_t i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++)
121
		req_state->pwr_domain_state[i] = PSTATE_ID_SOC_POWERDN;
122
123
124
125
126
}

/*******************************************************************************
 * Handler called when an affinity instance is about to enter standby.
 ******************************************************************************/
127
void tegra_cpu_standby(plat_local_state_t cpu_state)
128
129
130
131
132
133
134
135
136
137
138
139
140
{
	/*
	 * Enter standby state
	 * dsb is good practice before using wfi to enter low power states
	 */
	dsb();
	wfi();
}

/*******************************************************************************
 * Handler called when an affinity instance is about to be turned on. The
 * level and mpidr determine the affinity instance.
 ******************************************************************************/
141
int tegra_pwr_domain_on(u_register_t mpidr)
142
{
143
	return tegra_soc_pwr_domain_on(mpidr);
144
145
146
}

/*******************************************************************************
147
148
 * Handler called when a power domain is about to be turned off. The
 * target_state encodes the power state that each level should transition to.
149
 ******************************************************************************/
150
void tegra_pwr_domain_off(const psci_power_state_t *target_state)
151
{
152
	tegra_soc_pwr_domain_off(target_state);
153
154
}

155
156
157
158
159
160
161
162
163
164
165
/*******************************************************************************
 * Handler called when a power domain is about to be suspended. The
 * target_state encodes the power state that each level should transition to.
 * This handler is called with SMP and data cache enabled, when
 * HW_ASSISTED_COHERENCY = 0
 ******************************************************************************/
void tegra_pwr_domain_suspend_pwrdown_early(const psci_power_state_t *target_state)
{
	tegra_soc_pwr_domain_suspend_pwrdown_early(target_state);
}

166
/*******************************************************************************
167
 * Handler called when a power domain is about to be suspended. The
168
 * target_state encodes the power state that each level should transition to.
169
 ******************************************************************************/
170
void tegra_pwr_domain_suspend(const psci_power_state_t *target_state)
171
{
172
	tegra_soc_pwr_domain_suspend(target_state);
173

174
175
176
177
178
	/* Disable console if we are entering deep sleep. */
	if (target_state->pwr_domain_state[PLAT_MAX_PWR_LVL] ==
			PSTATE_ID_SOC_POWERDN)
		console_uninit();

179
180
181
182
	/* disable GICC */
	tegra_gic_cpuif_deactivate();
}

183
184
185
186
187
188
189
/*******************************************************************************
 * Handler called at the end of the power domain suspend sequence. The
 * target_state encodes the power state that each level should transition to.
 ******************************************************************************/
__dead2 void tegra_pwr_domain_power_down_wfi(const psci_power_state_t
					     *target_state)
{
190
191
192
	uint8_t pwr_state = target_state->pwr_domain_state[PLAT_MAX_PWR_LVL];
	uint64_t rmr_el3 = 0;

193
194
195
	/* call the chip's power down handler */
	tegra_soc_pwr_domain_power_down_wfi(target_state);

196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
	/*
	 * If we are in fake system suspend mode, ensure we start doing
	 * procedures that help in looping back towards system suspend exit
	 * instead of calling WFI by requesting a warm reset.
	 * Else, just call WFI to enter low power state.
	 */
	if ((tegra_fake_system_suspend != 0U) &&
	    (pwr_state == (uint8_t)PSTATE_ID_SOC_POWERDN)) {

		/* warm reboot */
		rmr_el3 = read_rmr_el3();
		write_rmr_el3(rmr_el3 | RMR_WARM_RESET_CPU);

	} else {
		/* enter power down state */
		wfi();
	}
213
214
215
216
217

	/* we can never reach here */
	panic();
}

218
/*******************************************************************************
219
220
221
 * Handler called when a power domain has just been powered on after
 * being turned off earlier. The target_state encodes the low power state that
 * each level has woken up from.
222
 ******************************************************************************/
223
void tegra_pwr_domain_on_finish(const psci_power_state_t *target_state)
224
225
{
	plat_params_from_bl2_t *plat_params;
226
	uint32_t console_clock;
227
228
229
230

	/*
	 * Initialize the GIC cpu and distributor interfaces
	 */
231
	plat_gic_setup();
232
233
234
235

	/*
	 * Check if we are exiting from deep sleep.
	 */
236
237
	if (target_state->pwr_domain_state[PLAT_MAX_PWR_LVL] ==
			PSTATE_ID_SOC_POWERDN) {
238

239
240
241
242
243
244
245
246
247
		/*
		 * Reference clock used by the FPGAs is a lot slower.
		 */
		if (tegra_platform_is_fpga() == 1U) {
			console_clock = TEGRA_BOOT_UART_CLK_13_MHZ;
		} else {
			console_clock = TEGRA_BOOT_UART_CLK_408_MHZ;
		}

248
		/* Initialize the runtime console */
249
		if (tegra_console_base != (uint64_t)0) {
250
251
			console_init(tegra_console_base, console_clock,
				     TEGRA_CONSOLE_BAUDRATE);
252
		}
253

254
		/*
255
256
		 * Restore Memory Controller settings as it loses state
		 * during system suspend.
257
		 */
258
		tegra_memctrl_restore_settings();
259
260
261
262
263

		/*
		 * Security configuration to allow DRAM/device access.
		 */
		plat_params = bl31_get_plat_params();
264
		tegra_memctrl_tzdram_setup(plat_params->tzdram_base,
265
			plat_params->tzdram_size);
266
267
268
269
270
271

		/*
		 * Set up the TZRAM memory aperture to allow only secure world
		 * access
		 */
		tegra_memctrl_tzram_setup(TEGRA_TZRAM_BASE, TEGRA_TZRAM_SIZE);
272
273
274
275
276
	}

	/*
	 * Reset hardware settings.
	 */
277
	tegra_soc_pwr_domain_on_finish(target_state);
278
279
280
}

/*******************************************************************************
281
282
283
 * Handler called when a power domain has just been powered on after
 * having been suspended earlier. The target_state encodes the low power state
 * that each level has woken up from.
284
 ******************************************************************************/
285
void tegra_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
286
{
287
	tegra_pwr_domain_on_finish(target_state);
288
289
290
291
292
293
294
}

/*******************************************************************************
 * Handler called when the system wants to be powered off
 ******************************************************************************/
__dead2 void tegra_system_off(void)
{
295
296
297
	INFO("Powering down system...\n");

	tegra_soc_prepare_system_off();
298
299
300
301
302
303
304
}

/*******************************************************************************
 * Handler called when the system wants to be restarted.
 ******************************************************************************/
__dead2 void tegra_system_reset(void)
{
305
306
	INFO("Restarting system...\n");

307
308
309
	/* per-SoC system reset handler */
	tegra_soc_prepare_system_reset();

310
311
312
313
314
315
	/*
	 * Program the PMC in order to restart the system.
	 */
	tegra_pmc_system_reset();
}

316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
/*******************************************************************************
 * Handler called to check the validity of the power state parameter.
 ******************************************************************************/
int32_t tegra_validate_power_state(unsigned int power_state,
				   psci_power_state_t *req_state)
{
	assert(req_state);

	return tegra_soc_validate_power_state(power_state, req_state);
}

/*******************************************************************************
 * Platform handler called to check the validity of the non secure entrypoint.
 ******************************************************************************/
int tegra_validate_ns_entrypoint(uintptr_t entrypoint)
{
	/*
	 * Check if the non secure entrypoint lies within the non
	 * secure DRAM.
	 */
	if ((entrypoint >= TEGRA_DRAM_BASE) && (entrypoint <= TEGRA_DRAM_END))
		return PSCI_E_SUCCESS;

	return PSCI_E_INVALID_ADDRESS;
}

342
343
344
/*******************************************************************************
 * Export the platform handlers to enable psci to invoke them
 ******************************************************************************/
345
346
347
348
static const plat_psci_ops_t tegra_plat_psci_ops = {
	.cpu_standby			= tegra_cpu_standby,
	.pwr_domain_on			= tegra_pwr_domain_on,
	.pwr_domain_off			= tegra_pwr_domain_off,
349
	.pwr_domain_suspend_pwrdown_early = tegra_pwr_domain_suspend_pwrdown_early,
350
351
352
	.pwr_domain_suspend		= tegra_pwr_domain_suspend,
	.pwr_domain_on_finish		= tegra_pwr_domain_on_finish,
	.pwr_domain_suspend_finish	= tegra_pwr_domain_suspend_finish,
353
	.pwr_domain_pwr_down_wfi	= tegra_pwr_domain_power_down_wfi,
354
355
356
357
358
	.system_off			= tegra_system_off,
	.system_reset			= tegra_system_reset,
	.validate_power_state		= tegra_validate_power_state,
	.validate_ns_entrypoint		= tegra_validate_ns_entrypoint,
	.get_sys_suspend_power_state	= tegra_get_sys_suspend_power_state,
359
360
361
};

/*******************************************************************************
362
 * Export the platform specific power ops and initialize Power Controller
363
 ******************************************************************************/
364
365
int plat_setup_psci_ops(uintptr_t sec_entrypoint,
			const plat_psci_ops_t **psci_ops)
366
{
367
368
369
370
371
372
373
374
375
	psci_power_state_t target_state = { { PSCI_LOCAL_STATE_RUN } };

	/*
	 * Flush entrypoint variable to PoC since it will be
	 * accessed after a reset with the caches turned off.
	 */
	tegra_sec_entry_point = sec_entrypoint;
	flush_dcache_range((uint64_t)&tegra_sec_entry_point, sizeof(uint64_t));

376
377
378
	/*
	 * Reset hardware settings.
	 */
379
	tegra_soc_pwr_domain_on_finish(&target_state);
380
381

	/*
382
	 * Initialize PSCI ops struct
383
	 */
384
	*psci_ops = &tegra_plat_psci_ops;
385
386
387

	return 0;
}
388
389
390
391
392
393
394
395
396

/*******************************************************************************
 * Platform handler to calculate the proper target power level at the
 * specified affinity level
 ******************************************************************************/
plat_local_state_t plat_get_target_pwr_state(unsigned int lvl,
					     const plat_local_state_t *states,
					     unsigned int ncpu)
{
397
	return tegra_soc_get_target_pwr_state(lvl, states, ncpu);
398
}