cortex_a57.S 12.8 KB
Newer Older
1
/*
2
 * Copyright (c) 2014-2017, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */
#include <arch.h>
7
#include <asm_macros.S>
8
#include <assert_macros.S>
9
#include <bl_common.h>
10
#include <cortex_a57.h>
11
#include <cpu_macros.S>
12
#include <debug.h>
13
#include <plat_macros.S>
14

15
16
17
18
19
20
21
22
23
24
	/* ---------------------------------------------
	 * Disable L1 data cache and unified L2 cache
	 * ---------------------------------------------
	 */
func cortex_a57_disable_dcache
	mrs	x1, sctlr_el3
	bic	x1, x1, #SCTLR_C_BIT
	msr	sctlr_el3, x1
	isb
	ret
25
endfunc cortex_a57_disable_dcache
26
27
28
29
30
31
32
33
34
35
36
37
38

	/* ---------------------------------------------
	 * Disable all types of L2 prefetches.
	 * ---------------------------------------------
	 */
func cortex_a57_disable_l2_prefetch
	mrs	x0, CPUECTLR_EL1
	orr	x0, x0, #CPUECTLR_DIS_TWD_ACC_PFTCH_BIT
	mov	x1, #CPUECTLR_L2_IPFTCH_DIST_MASK
	orr	x1, x1, #CPUECTLR_L2_DPFTCH_DIST_MASK
	bic	x0, x0, x1
	msr	CPUECTLR_EL1, x0
	isb
39
	dsb	ish
40
	ret
41
endfunc cortex_a57_disable_l2_prefetch
42
43
44
45
46
47
48
49
50
51

	/* ---------------------------------------------
	 * Disable intra-cluster coherency
	 * ---------------------------------------------
	 */
func cortex_a57_disable_smp
	mrs	x0, CPUECTLR_EL1
	bic	x0, x0, #CPUECTLR_SMP_BIT
	msr	CPUECTLR_EL1, x0
	ret
52
endfunc cortex_a57_disable_smp
53
54
55
56
57
58
59
60
61
62
63

	/* ---------------------------------------------
	 * Disable debug interfaces
	 * ---------------------------------------------
	 */
func cortex_a57_disable_ext_debug
	mov	x0, #1
	msr	osdlr_el1, x0
	isb
	dsb	sy
	ret
64
endfunc cortex_a57_disable_ext_debug
65

66
67
68
69
70
	/* --------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #806969.
	 * This applies only to revision r0p0 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
71
	 * Shall clobber: x0-x17
72
	 * --------------------------------------------------
73
	 */
74
75
76
77
func errata_a57_806969_wa
	/*
	 * Compare x0 against revision r0p0
	 */
78
79
80
	mov	x17, x30
	bl	check_errata_806969
	cbz	x0, 1f
81
	mrs	x1, CPUACTLR_EL1
82
	orr	x1, x1, #CPUACTLR_NO_ALLOC_WBWA
83
	msr	CPUACTLR_EL1, x1
84
85
1:
	ret	x17
86
endfunc errata_a57_806969_wa
87

88
89
90
91
func check_errata_806969
	mov	x1, #0x00
	b	cpu_rev_var_ls
endfunc check_errata_806969
92

93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
	/* ---------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #813419.
	 * This applies only to revision r0p0 of Cortex A57.
	 * ---------------------------------------------------
	 */
func check_errata_813419
	/*
	 * Even though this is only needed for revision r0p0, it
	 * is always applied due to limitations of the current
	 * errata framework.
	 */
	mov	x0, #ERRATA_APPLIES
	ret
endfunc check_errata_813419

108
109
110
111
112
	/* ---------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #813420.
	 * This applies only to revision r0p0 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
113
	 * Shall clobber: x0-x17
114
115
116
117
118
119
	 * ---------------------------------------------------
	 */
func errata_a57_813420_wa
	/*
	 * Compare x0 against revision r0p0
	 */
120
121
122
	mov	x17, x30
	bl	check_errata_813420
	cbz	x0, 1f
123
	mrs	x1, CPUACTLR_EL1
124
	orr	x1, x1, #CPUACTLR_DCC_AS_DCCI
125
	msr	CPUACTLR_EL1, x1
126
127
1:
	ret	x17
128
endfunc errata_a57_813420_wa
129

130
131
132
133
134
func check_errata_813420
	mov	x1, #0x00
	b	cpu_rev_var_ls
endfunc check_errata_813420

135
136
137
138
139
140
141
142
	/* --------------------------------------------------------------------
	 * Disable the over-read from the LDNP instruction.
	 *
	 * This applies to all revisions <= r1p2. The performance degradation
	 * observed with LDNP/STNP has been fixed on r1p3 and onwards.
	 *
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
143
	 * Shall clobber: x0-x17
144
145
146
147
148
149
	 * ---------------------------------------------------------------------
	 */
func a57_disable_ldnp_overread
	/*
	 * Compare x0 against revision r1p2
	 */
150
151
152
	mov	x17, x30
	bl	check_errata_disable_ldnp_overread
	cbz	x0, 1f
153
154
155
	mrs	x1, CPUACTLR_EL1
	orr	x1, x1, #CPUACTLR_DIS_OVERREAD
	msr	CPUACTLR_EL1, x1
156
157
1:
	ret	x17
158
159
endfunc a57_disable_ldnp_overread

160
161
162
163
164
func check_errata_disable_ldnp_overread
	mov	x1, #0x12
	b	cpu_rev_var_ls
endfunc check_errata_disable_ldnp_overread

165
166
167
168
169
	/* ---------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #826974.
	 * This applies only to revision <= r1p1 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
170
	 * Shall clobber: x0-x17
171
172
173
174
175
176
	 * ---------------------------------------------------
	 */
func errata_a57_826974_wa
	/*
	 * Compare x0 against revision r1p1
	 */
177
178
179
	mov	x17, x30
	bl	check_errata_826974
	cbz	x0, 1f
180
181
182
	mrs	x1, CPUACTLR_EL1
	orr	x1, x1, #CPUACTLR_DIS_LOAD_PASS_DMB
	msr	CPUACTLR_EL1, x1
183
184
1:
	ret	x17
185
186
endfunc errata_a57_826974_wa

187
188
189
190
191
func check_errata_826974
	mov	x1, #0x11
	b	cpu_rev_var_ls
endfunc check_errata_826974

192
193
194
195
196
	/* ---------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #826977.
	 * This applies only to revision <= r1p1 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
197
	 * Shall clobber: x0-x17
198
199
200
201
202
203
	 * ---------------------------------------------------
	 */
func errata_a57_826977_wa
	/*
	 * Compare x0 against revision r1p1
	 */
204
205
206
	mov	x17, x30
	bl	check_errata_826977
	cbz	x0, 1f
207
208
209
	mrs	x1, CPUACTLR_EL1
	orr	x1, x1, #CPUACTLR_GRE_NGRE_AS_NGNRE
	msr	CPUACTLR_EL1, x1
210
211
1:
	ret	x17
212
213
endfunc errata_a57_826977_wa

214
215
216
217
218
func check_errata_826977
	mov	x1, #0x11
	b	cpu_rev_var_ls
endfunc check_errata_826977

219
220
221
222
223
	/* ---------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #828024.
	 * This applies only to revision <= r1p1 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
224
	 * Shall clobber: x0-x17
225
226
227
228
229
230
	 * ---------------------------------------------------
	 */
func errata_a57_828024_wa
	/*
	 * Compare x0 against revision r1p1
	 */
231
232
233
	mov	x17, x30
	bl	check_errata_828024
	cbz	x0, 1f
234
235
236
237
238
239
240
241
242
	mrs	x1, CPUACTLR_EL1
	/*
	 * Setting the relevant bits in CPUACTLR_EL1 has to be done in 2
	 * instructions here because the resulting bitmask doesn't fit in a
	 * 16-bit value so it cannot be encoded in a single instruction.
	 */
	orr	x1, x1, #CPUACTLR_NO_ALLOC_WBWA
	orr	x1, x1, #(CPUACTLR_DIS_L1_STREAMING | CPUACTLR_DIS_STREAMING)
	msr	CPUACTLR_EL1, x1
243
244
1:
	ret	x17
245
endfunc errata_a57_828024_wa
246

247
248
249
250
251
func check_errata_828024
	mov	x1, #0x11
	b	cpu_rev_var_ls
endfunc check_errata_828024

252
253
254
255
256
	/* ---------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #829520.
	 * This applies only to revision <= r1p2 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
257
	 * Shall clobber: x0-x17
258
259
260
261
262
263
	 * ---------------------------------------------------
	 */
func errata_a57_829520_wa
	/*
	 * Compare x0 against revision r1p2
	 */
264
265
266
	mov	x17, x30
	bl	check_errata_829520
	cbz	x0, 1f
267
268
269
	mrs	x1, CPUACTLR_EL1
	orr	x1, x1, #CPUACTLR_DIS_INDIRECT_PREDICTOR
	msr	CPUACTLR_EL1, x1
270
271
1:
	ret	x17
272
273
endfunc errata_a57_829520_wa

274
275
276
277
278
func check_errata_829520
	mov	x1, #0x12
	b	cpu_rev_var_ls
endfunc check_errata_829520

279
280
281
282
283
	/* ---------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #833471.
	 * This applies only to revision <= r1p2 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
284
	 * Shall clobber: x0-x17
285
286
287
288
289
290
	 * ---------------------------------------------------
	 */
func errata_a57_833471_wa
	/*
	 * Compare x0 against revision r1p2
	 */
291
292
293
	mov	x17, x30
	bl	check_errata_833471
	cbz	x0, 1f
294
295
296
	mrs	x1, CPUACTLR_EL1
	orr	x1, x1, #CPUACTLR_FORCE_FPSCR_FLUSH
	msr	CPUACTLR_EL1, x1
297
298
1:
	ret	x17
299
300
endfunc errata_a57_833471_wa

301
302
303
304
305
func check_errata_833471
	mov	x1, #0x12
	b	cpu_rev_var_ls
endfunc check_errata_833471

306
307
	/* -------------------------------------------------
	 * The CPU Ops reset function for Cortex-A57.
308
	 * Shall clobber: x0-x19
309
310
311
312
	 * -------------------------------------------------
	 */
func cortex_a57_reset_func
	mov	x19, x30
313
314
	bl	cpu_get_rev_var
	mov	x18, x0
315
316

#if ERRATA_A57_806969
317
	mov	x0, x18
318
	bl	errata_a57_806969_wa
319
320
#endif

321
#if ERRATA_A57_813420
322
	mov	x0, x18
323
324
	bl	errata_a57_813420_wa
#endif
325

326
#if A57_DISABLE_NON_TEMPORAL_HINT
327
	mov	x0, x18
328
329
330
	bl	a57_disable_ldnp_overread
#endif

331
#if ERRATA_A57_826974
332
	mov	x0, x18
333
334
335
	bl	errata_a57_826974_wa
#endif

336
#if ERRATA_A57_826977
337
	mov	x0, x18
338
339
340
	bl	errata_a57_826977_wa
#endif

341
#if ERRATA_A57_828024
342
	mov	x0, x18
343
344
	bl	errata_a57_828024_wa
#endif
345
346

#if ERRATA_A57_829520
347
	mov	x0, x18
348
349
350
	bl	errata_a57_829520_wa
#endif

351
#if ERRATA_A57_833471
352
	mov	x0, x18
353
354
355
	bl	errata_a57_833471_wa
#endif

356
	/* ---------------------------------------------
357
	 * Enable the SMP bit.
358
359
	 * ---------------------------------------------
	 */
360
	mrs	x0, CPUECTLR_EL1
361
	orr	x0, x0, #CPUECTLR_SMP_BIT
362
	msr	CPUECTLR_EL1, x0
363
	isb
364
	ret	x19
365
endfunc cortex_a57_reset_func
366

367
368
369
370
	/* ----------------------------------------------------
	 * The CPU Ops core power down function for Cortex-A57.
	 * ----------------------------------------------------
	 */
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
func cortex_a57_core_pwr_dwn
	mov	x18, x30

	/* ---------------------------------------------
	 * Turn off caches.
	 * ---------------------------------------------
	 */
	bl	cortex_a57_disable_dcache

	/* ---------------------------------------------
	 * Disable the L2 prefetches.
	 * ---------------------------------------------
	 */
	bl	cortex_a57_disable_l2_prefetch

	/* ---------------------------------------------
387
	 * Flush L1 caches.
388
389
390
	 * ---------------------------------------------
	 */
	mov	x0, #DCCISW
391
	bl	dcsw_op_level1
392
393
394
395
396
397
398
399
400
401
402
403
404

	/* ---------------------------------------------
	 * Come out of intra cluster coherency
	 * ---------------------------------------------
	 */
	bl	cortex_a57_disable_smp

	/* ---------------------------------------------
	 * Force the debug interfaces to be quiescent
	 * ---------------------------------------------
	 */
	mov	x30, x18
	b	cortex_a57_disable_ext_debug
405
endfunc cortex_a57_core_pwr_dwn
406

407
408
409
410
	/* -------------------------------------------------------
	 * The CPU Ops cluster power down function for Cortex-A57.
	 * -------------------------------------------------------
	 */
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
func cortex_a57_cluster_pwr_dwn
	mov	x18, x30

	/* ---------------------------------------------
	 * Turn off caches.
	 * ---------------------------------------------
	 */
	bl	cortex_a57_disable_dcache

	/* ---------------------------------------------
	 * Disable the L2 prefetches.
	 * ---------------------------------------------
	 */
	bl	cortex_a57_disable_l2_prefetch

426
#if !SKIP_A57_L1_FLUSH_PWR_DWN
427
428
429
430
431
432
	/* -------------------------------------------------
	 * Flush the L1 caches.
	 * -------------------------------------------------
	 */
	mov	x0, #DCCISW
	bl	dcsw_op_level1
433
#endif
434
435
436
437
438
439
	/* ---------------------------------------------
	 * Disable the optional ACP.
	 * ---------------------------------------------
	 */
	bl	plat_disable_acp

440
441
442
	/* -------------------------------------------------
	 * Flush the L2 caches.
	 * -------------------------------------------------
443
444
	 */
	mov	x0, #DCCISW
445
	bl	dcsw_op_level2
446
447
448
449
450
451
452
453
454
455
456
457
458

	/* ---------------------------------------------
	 * Come out of intra cluster coherency
	 * ---------------------------------------------
	 */
	bl	cortex_a57_disable_smp

	/* ---------------------------------------------
	 * Force the debug interfaces to be quiescent
	 * ---------------------------------------------
	 */
	mov	x30, x18
	b	cortex_a57_disable_ext_debug
459
endfunc cortex_a57_cluster_pwr_dwn
460

461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
#if REPORT_ERRATA
/*
 * Errata printing function for Cortex A57. Must follow AAPCS.
 */
func cortex_a57_errata_report
	stp	x8, x30, [sp, #-16]!

	bl	cpu_get_rev_var
	mov	x8, x0

	/*
	 * Report all errata. The revision-variant information is passed to
	 * checking functions of each errata.
	 */
	report_errata ERRATA_A57_806969, cortex_a57, 806969
476
	report_errata ERRATA_A57_813419, cortex_a57, 813419
477
478
479
480
481
482
483
484
485
486
487
488
489
490
	report_errata ERRATA_A57_813420, cortex_a57, 813420
	report_errata A57_DISABLE_NON_TEMPORAL_HINT, cortex_a57, \
		disable_ldnp_overread
	report_errata ERRATA_A57_826974, cortex_a57, 826974
	report_errata ERRATA_A57_826977, cortex_a57, 826977
	report_errata ERRATA_A57_828024, cortex_a57, 828024
	report_errata ERRATA_A57_829520, cortex_a57, 829520
	report_errata ERRATA_A57_833471, cortex_a57, 833471

	ldp	x8, x30, [sp], #16
	ret
endfunc cortex_a57_errata_report
#endif

491
492
493
494
495
496
497
498
499
500
501
	/* ---------------------------------------------
	 * This function provides cortex_a57 specific
	 * register information for crash reporting.
	 * It needs to return with x6 pointing to
	 * a list of register names in ascii and
	 * x8 - x15 having values of registers to be
	 * reported.
	 * ---------------------------------------------
	 */
.section .rodata.cortex_a57_regs, "aS"
cortex_a57_regs:  /* The ascii list of register names to be reported */
502
	.asciz	"cpuectlr_el1", "cpumerrsr_el1", "l2merrsr_el1", ""
503
504
505
506

func cortex_a57_cpu_reg_dump
	adr	x6, cortex_a57_regs
	mrs	x8, CPUECTLR_EL1
507
508
	mrs	x9, CPUMERRSR_EL1
	mrs	x10, L2MERRSR_EL1
509
	ret
510
endfunc cortex_a57_cpu_reg_dump
511
512


513
514
515
516
declare_cpu_ops cortex_a57, CORTEX_A57_MIDR, \
	cortex_a57_reset_func, \
	cortex_a57_core_pwr_dwn, \
	cortex_a57_cluster_pwr_dwn