fvp_pm.c 14.8 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
#include <assert.h>
8
9
10
11

#include <arch_helpers.h>
#include <common/debug.h>
#include <drivers/arm/gicv3.h>
12
#include <drivers/arm/fvp/fvp_pwrc.h>
13
14
15
#include <lib/extensions/spe.h>
#include <lib/mmio.h>
#include <lib/psci/psci.h>
16
17
#include <plat/arm/common/arm_config.h>
#include <plat/arm/common/plat_arm.h>
18
#include <platform_def.h>
19

20
#include "fvp_private.h"
21
#include "../drivers/arm/gic/v3/gicv3_private.h"
22

23

24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
#if ARM_RECOM_STATE_ID_ENC
/*
 *  The table storing the valid idle power states. Ensure that the
 *  array entries are populated in ascending order of state-id to
 *  enable us to use binary search during power state validation.
 *  The table must be terminated by a NULL entry.
 */
const unsigned int arm_pm_idle_states[] = {
	/* State-id - 0x01 */
	arm_make_pwrstate_lvl1(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RET,
			ARM_PWR_LVL0, PSTATE_TYPE_STANDBY),
	/* State-id - 0x02 */
	arm_make_pwrstate_lvl1(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_OFF,
			ARM_PWR_LVL0, PSTATE_TYPE_POWERDOWN),
	/* State-id - 0x22 */
	arm_make_pwrstate_lvl1(ARM_LOCAL_STATE_OFF, ARM_LOCAL_STATE_OFF,
			ARM_PWR_LVL1, PSTATE_TYPE_POWERDOWN),
41
42
43
	/* State-id - 0x222 */
	arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_OFF, ARM_LOCAL_STATE_OFF,
		ARM_LOCAL_STATE_OFF, ARM_PWR_LVL2, PSTATE_TYPE_POWERDOWN),
44
45
46
47
	0,
};
#endif

48
49
50
51
/*******************************************************************************
 * Function which implements the common FVP specific operations to power down a
 * cluster in response to a CPU_OFF or CPU_SUSPEND request.
 ******************************************************************************/
52
static void fvp_cluster_pwrdwn_common(void)
53
54
55
{
	uint64_t mpidr = read_mpidr_el1();

56
57
58
59
60
#if ENABLE_SPE_FOR_LOWER_ELS
	/*
	 * On power down we need to disable statistical profiling extensions
	 * before exiting coherency.
	 */
61
	spe_disable();
62
63
#endif

64
	/* Disable coherency if this cluster is to be turned off */
65
	fvp_interconnect_disable();
66

67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
#if HW_ASSISTED_COHERENCY
	uint32_t reg;

	/*
	 * If we have determined this core to be the last man standing and we
	 * intend to power down the cluster proactively, we provide a hint to
	 * the power controller that cluster power is not required when all
	 * cores are powered down.
	 * Note that this is only an advisory to power controller and is supported
	 * by SoCs with DynamIQ Shared Units only.
	 */
	reg = read_clusterpwrdn();

	/* Clear and set bit 0 : Cluster power not required */
	reg &= ~DSU_CLUSTER_PWR_MASK;
	reg |= DSU_CLUSTER_PWR_OFF;
	write_clusterpwrdn(reg);
#endif

86
87
88
89
	/* Program the power controller to turn the cluster off */
	fvp_pwrc_write_pcoffr(mpidr);
}

90
91
92
93
94
95
/*
 * Empty implementation of these hooks avoid setting the GICR_WAKER.Sleep bit
 * on ARM GICv3 implementations on FVP. This is required, because FVP does not
 * support SYSTEM_SUSPEND and it is `faked` in firmware. Hence, for wake up
 * from `fake` system suspend the GIC must not be powered off.
 */
Roberto Vargas's avatar
Roberto Vargas committed
96
void arm_gicv3_distif_pre_save(unsigned int rdist_proc_num)
97
98
{}

Roberto Vargas's avatar
Roberto Vargas committed
99
void arm_gicv3_distif_post_restore(unsigned int rdist_proc_num)
100
101
{}

102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
static void fvp_power_domain_on_finish_common(const psci_power_state_t *target_state)
{
	unsigned long mpidr;

	assert(target_state->pwr_domain_state[ARM_PWR_LVL0] ==
					ARM_LOCAL_STATE_OFF);

	/* Get the mpidr for this cpu */
	mpidr = read_mpidr_el1();

	/* Perform the common cluster specific operations */
	if (target_state->pwr_domain_state[ARM_PWR_LVL1] ==
					ARM_LOCAL_STATE_OFF) {
		/*
		 * This CPU might have woken up whilst the cluster was
		 * attempting to power down. In this case the FVP power
		 * controller will have a pending cluster power off request
		 * which needs to be cleared by writing to the PPONR register.
		 * This prevents the power controller from interpreting a
		 * subsequent entry of this cpu into a simple wfi as a power
		 * down request.
		 */
		fvp_pwrc_write_pponr(mpidr);

		/* Enable coherency if this cluster was off */
127
		fvp_interconnect_enable();
128
	}
129
130
131
132
	/* Perform the common system specific operations */
	if (target_state->pwr_domain_state[ARM_PWR_LVL2] ==
						ARM_LOCAL_STATE_OFF)
		arm_system_pwr_domain_resume();
133
134
135
136
137
138
139
140
141

	/*
	 * Clear PWKUPR.WEN bit to ensure interrupts do not interfere
	 * with a cpu power down unless the bit is set again
	 */
	fvp_pwrc_clr_wen(mpidr);
}


142
/*******************************************************************************
143
 * FVP handler called when a CPU is about to enter standby.
144
 ******************************************************************************/
Roberto Vargas's avatar
Roberto Vargas committed
145
static void fvp_cpu_standby(plat_local_state_t cpu_state)
146
{
147
148
149

	assert(cpu_state == ARM_LOCAL_STATE_RET);

150
151
152
153
154
	/*
	 * Enter standby state
	 * dsb is good practice before using wfi to enter low power states
	 */
	dsb();
155
156
157
	wfi();
}

158
/*******************************************************************************
159
160
 * FVP handler called when a power domain is about to be turned on. The
 * mpidr determines the CPU to be turned on.
161
 ******************************************************************************/
Roberto Vargas's avatar
Roberto Vargas committed
162
static int fvp_pwr_domain_on(u_register_t mpidr)
163
164
165
166
167
{
	int rc = PSCI_E_SUCCESS;
	unsigned int psysr;

	/*
168
169
170
	 * Ensure that we do not cancel an inflight power off request for the
	 * target cpu. That would leave it in a zombie wfi. Wait for it to power
	 * off and then program the power controller to turn that CPU on.
171
172
173
	 */
	do {
		psysr = fvp_pwrc_read_psysr(mpidr);
174
	} while ((psysr & PSYSR_AFF_L0) != 0U);
175
176
177
178
179
180

	fvp_pwrc_write_pponr(mpidr);
	return rc;
}

/*******************************************************************************
181
182
 * FVP handler called when a power domain is about to be turned off. The
 * target_state encodes the power state that each level should transition to.
183
 ******************************************************************************/
Roberto Vargas's avatar
Roberto Vargas committed
184
static void fvp_pwr_domain_off(const psci_power_state_t *target_state)
185
{
186
187
	assert(target_state->pwr_domain_state[ARM_PWR_LVL0] ==
					ARM_LOCAL_STATE_OFF);
188

189
	/*
190
191
192
	 * If execution reaches this stage then this power domain will be
	 * suspended. Perform at least the cpu specific actions followed
	 * by the cluster specific operations if applicable.
193
	 */
194
195
196
197
198
199
200
201
202

	/* Prevent interrupts from spuriously waking up this cpu */
	plat_arm_gic_cpuif_disable();

	/* Turn redistributor off */
	plat_arm_gic_redistif_off();

	/* Program the power controller to power off this cpu. */
	fvp_pwrc_write_ppoffr(read_mpidr_el1());
203

204
205
	if (target_state->pwr_domain_state[ARM_PWR_LVL1] ==
					ARM_LOCAL_STATE_OFF)
206
207
		fvp_cluster_pwrdwn_common();

208
209
210
}

/*******************************************************************************
211
212
 * FVP handler called when a power domain is about to be suspended. The
 * target_state encodes the power state that each level should transition to.
213
 ******************************************************************************/
Roberto Vargas's avatar
Roberto Vargas committed
214
static void fvp_pwr_domain_suspend(const psci_power_state_t *target_state)
215
{
216
217
	unsigned long mpidr;

218
219
220
221
222
223
	/*
	 * FVP has retention only at cpu level. Just return
	 * as nothing is to be done for retention.
	 */
	if (target_state->pwr_domain_state[ARM_PWR_LVL0] ==
					ARM_LOCAL_STATE_RET)
224
		return;
225

226
227
228
	assert(target_state->pwr_domain_state[ARM_PWR_LVL0] ==
					ARM_LOCAL_STATE_OFF);

229
230
231
	/* Get the mpidr for this cpu */
	mpidr = read_mpidr_el1();

232
233
234
	/* Program the power controller to enable wakeup interrupts. */
	fvp_pwrc_set_wen(mpidr);

235
236
237
238
239
240
241
242
243
	/* Prevent interrupts from spuriously waking up this cpu */
	plat_arm_gic_cpuif_disable();

	/*
	 * The Redistributor is not powered off as it can potentially prevent
	 * wake up events reaching the CPUIF and/or might lead to losing
	 * register context.
	 */

244
	/* Perform the common cluster specific operations */
245
246
	if (target_state->pwr_domain_state[ARM_PWR_LVL1] ==
					ARM_LOCAL_STATE_OFF)
247
		fvp_cluster_pwrdwn_common();
248
249
250
251
252
253
254
255

	/* Perform the common system specific operations */
	if (target_state->pwr_domain_state[ARM_PWR_LVL2] ==
						ARM_LOCAL_STATE_OFF)
		arm_system_pwr_domain_save();

	/* Program the power controller to power off this cpu. */
	fvp_pwrc_write_ppoffr(read_mpidr_el1());
256
257
258
}

/*******************************************************************************
259
260
261
 * FVP handler called when a power domain has just been powered on after
 * being turned off earlier. The target_state encodes the low power state that
 * each level has woken up from.
262
 ******************************************************************************/
Roberto Vargas's avatar
Roberto Vargas committed
263
static void fvp_pwr_domain_on_finish(const psci_power_state_t *target_state)
264
{
265
	fvp_power_domain_on_finish_common(target_state);
266

267
268
269
270
271
272
273
274
275
276
}

/*******************************************************************************
 * FVP handler called when a power domain has just been powered on and the cpu
 * and its cluster are fully participating in coherent transaction on the
 * interconnect. Data cache must be enabled for CPU at this point.
 ******************************************************************************/
static void fvp_pwr_domain_on_finish_late(const psci_power_state_t *target_state)
{
	/* Program GIC per-cpu distributor or re-distributor interface */
277
278
	plat_arm_gic_pcpu_init();

279
	/* Enable GIC CPU interface */
280
	plat_arm_gic_cpuif_enable();
281
282
283
}

/*******************************************************************************
284
285
286
 * FVP handler called when a power domain has just been powered on after
 * having been suspended earlier. The target_state encodes the low power state
 * that each level has woken up from.
287
288
289
 * TODO: At the moment we reuse the on finisher and reinitialize the secure
 * context. Need to implement a separate suspend finisher.
 ******************************************************************************/
Roberto Vargas's avatar
Roberto Vargas committed
290
static void fvp_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
291
{
292
293
294
295
296
297
298
	/*
	 * Nothing to be done on waking up from retention from CPU level.
	 */
	if (target_state->pwr_domain_state[ARM_PWR_LVL0] ==
					ARM_LOCAL_STATE_RET)
		return;

299
300
	fvp_power_domain_on_finish_common(target_state);

301
	/* Enable GIC CPU interface */
302
	plat_arm_gic_cpuif_enable();
303
304
}

305
306
307
308
309
310
/*******************************************************************************
 * FVP handlers to shutdown/reboot the system
 ******************************************************************************/
static void __dead2 fvp_system_off(void)
{
	/* Write the System Configuration Control Register */
311
312
313
314
	mmio_write_32(V2M_SYSREGS_BASE + V2M_SYS_CFGCTRL,
		V2M_CFGCTRL_START |
		V2M_CFGCTRL_RW |
		V2M_CFGCTRL_FUNC(V2M_FUNC_SHUTDOWN));
315
316
317
318
319
320
321
322
	wfi();
	ERROR("FVP System Off: operation not handled.\n");
	panic();
}

static void __dead2 fvp_system_reset(void)
{
	/* Write the System Configuration Control Register */
323
324
325
326
	mmio_write_32(V2M_SYSREGS_BASE + V2M_SYS_CFGCTRL,
		V2M_CFGCTRL_START |
		V2M_CFGCTRL_RW |
		V2M_CFGCTRL_FUNC(V2M_FUNC_REBOOT));
327
328
329
330
	wfi();
	ERROR("FVP System Reset: operation not handled.\n");
	panic();
}
331

332
333
334
335
336
337
338
339
340
341
static int fvp_node_hw_state(u_register_t target_cpu,
			     unsigned int power_level)
{
	unsigned int psysr;
	int ret;

	/*
	 * The format of 'power_level' is implementation-defined, but 0 must
	 * mean a CPU. We also allow 1 to denote the cluster
	 */
342
	if ((power_level != ARM_PWR_LVL0) && (power_level != ARM_PWR_LVL1))
343
344
345
346
347
348
349
350
351
352
353
		return PSCI_E_INVALID_PARAMS;

	/*
	 * Read the status of the given MPDIR from FVP power controller. The
	 * power controller only gives us on/off status, so map that to expected
	 * return values of the PSCI call
	 */
	psysr = fvp_pwrc_read_psysr(target_cpu);
	if (psysr == PSYSR_INVALID)
		return PSCI_E_INVALID_PARAMS;

354
	if (power_level == ARM_PWR_LVL0) {
355
		ret = ((psysr & PSYSR_AFF_L0) != 0U) ? HW_ON : HW_OFF;
356
357
	} else {
		/* power_level == ARM_PWR_LVL1 */
358
		ret = ((psysr & PSYSR_AFF_L1) != 0U) ? HW_ON : HW_OFF;
359
360
361
362
363
	}

	return ret;
}

364
365
366
367
368
369
/*
 * The FVP doesn't truly support power management at SYSTEM power domain. The
 * SYSTEM_SUSPEND will be down-graded to the cluster level within the platform
 * layer. The `fake` SYSTEM_SUSPEND allows us to validate some of the driver
 * save and restore sequences on FVP.
 */
Roberto Vargas's avatar
Roberto Vargas committed
370
371
#if !ARM_BL31_IN_DRAM
static void fvp_get_sys_suspend_power_state(psci_power_state_t *req_state)
372
373
374
375
376
377
{
	unsigned int i;

	for (i = ARM_PWR_LVL0; i <= PLAT_MAX_PWR_LVL; i++)
		req_state->pwr_domain_state[i] = ARM_LOCAL_STATE_OFF;
}
Roberto Vargas's avatar
Roberto Vargas committed
378
#endif
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415

/*******************************************************************************
 * Handler to filter PSCI requests.
 ******************************************************************************/
/*
 * The system power domain suspend is only supported only via
 * PSCI SYSTEM_SUSPEND API. PSCI CPU_SUSPEND request to system power domain
 * will be downgraded to the lower level.
 */
static int fvp_validate_power_state(unsigned int power_state,
			    psci_power_state_t *req_state)
{
	int rc;
	rc = arm_validate_power_state(power_state, req_state);

	/*
	 * Ensure that the system power domain level is never suspended
	 * via PSCI CPU SUSPEND API. Currently system suspend is only
	 * supported via PSCI SYSTEM SUSPEND API.
	 */
	req_state->pwr_domain_state[ARM_PWR_LVL2] = ARM_LOCAL_STATE_RUN;
	return rc;
}

/*
 * Custom `translate_power_state_by_mpidr` handler for FVP. Unlike in the
 * `fvp_validate_power_state`, we do not downgrade the system power
 * domain level request in `power_state` as it will be used to query the
 * PSCI_STAT_COUNT/RESIDENCY at the system power domain level.
 */
static int fvp_translate_power_state_by_mpidr(u_register_t mpidr,
		unsigned int power_state,
		psci_power_state_t *output_state)
{
	return arm_validate_power_state(power_state, output_state);
}

416
/*******************************************************************************
417
418
 * Export the platform handlers via plat_arm_psci_pm_ops. The ARM Standard
 * platform layer will take care of registering the handlers with PSCI.
419
 ******************************************************************************/
420
plat_psci_ops_t plat_arm_psci_pm_ops = {
421
422
423
424
425
	.cpu_standby = fvp_cpu_standby,
	.pwr_domain_on = fvp_pwr_domain_on,
	.pwr_domain_off = fvp_pwr_domain_off,
	.pwr_domain_suspend = fvp_pwr_domain_suspend,
	.pwr_domain_on_finish = fvp_pwr_domain_on_finish,
426
	.pwr_domain_on_finish_late = fvp_pwr_domain_on_finish_late,
427
	.pwr_domain_suspend_finish = fvp_pwr_domain_suspend_finish,
428
	.system_off = fvp_system_off,
429
	.system_reset = fvp_system_reset,
430
	.validate_power_state = fvp_validate_power_state,
431
	.validate_ns_entrypoint = arm_validate_psci_entrypoint,
432
	.translate_power_state_by_mpidr = fvp_translate_power_state_by_mpidr,
433
	.get_node_hw_state = fvp_node_hw_state,
434
435
436
437
438
439
440
#if !ARM_BL31_IN_DRAM
	/*
	 * The TrustZone Controller is set up during the warmboot sequence after
	 * resuming the CPU from a SYSTEM_SUSPEND. If BL31 is located in SRAM
	 * this is  not a problem but, if it is in TZC-secured DRAM, it tries to
	 * reconfigure the same memory it is running on, causing an exception.
	 */
441
	.get_sys_suspend_power_state = fvp_get_sys_suspend_power_state,
442
#endif
443
444
445
	.mem_protect_chk	= arm_psci_mem_protect_chk,
	.read_mem_protect	= arm_psci_read_mem_protect,
	.write_mem_protect	= arm_nor_psci_write_mem_protect,
446
};
447
448
449
450
451

const plat_psci_ops_t *plat_arm_psci_override_pm_ops(plat_psci_ops_t *ops)
{
	return ops;
}