bl1.ld.S 4.86 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
#include <common/bl_common.ld.h>
8
#include <lib/xlat_tables/xlat_tables_defs.h>
9
10
11

OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
OUTPUT_ARCH(PLATFORM_LINKER_ARCH)
12
ENTRY(bl1_entrypoint)
13
14

MEMORY {
15
16
    ROM (rx): ORIGIN = BL1_RO_BASE, LENGTH = BL1_RO_LIMIT - BL1_RO_BASE
    RAM (rwx): ORIGIN = BL1_RW_BASE, LENGTH = BL1_RW_LIMIT - BL1_RW_BASE
17
18
19
20
}

SECTIONS
{
21
    . = BL1_RO_BASE;
22
    ASSERT(. == ALIGN(PAGE_SIZE),
23
24
           "BL1_RO_BASE address is not aligned on a page boundary.")

25
26
27
28
#if SEPARATE_CODE_AND_RODATA
    .text . : {
        __TEXT_START__ = .;
        *bl1_entrypoint.o(.text*)
29
        *(SORT_BY_ALIGNMENT(.text*))
30
        *(.vectors)
31
        . = ALIGN(PAGE_SIZE);
32
33
34
        __TEXT_END__ = .;
     } >ROM

35
36
37
38
39
40
41
42
43
     /* .ARM.extab and .ARM.exidx are only added because Clang need them */
     .ARM.extab . : {
        *(.ARM.extab* .gnu.linkonce.armextab.*)
     } >ROM

     .ARM.exidx . : {
        *(.ARM.exidx* .gnu.linkonce.armexidx.*)
     } >ROM

44
45
    .rodata . : {
        __RODATA_START__ = .;
46
        *(SORT_BY_ALIGNMENT(.rodata*))
47

48
49
	PARSER_LIB_DESCS
	CPU_OPS
50
51
52
53
54

        /*
         * No need to pad out the .rodata section to a page boundary. Next is
         * the .data section, which can mapped in ROM with the same memory
         * attributes as the .rodata section.
55
56
57
58
         *
         * Pad out to 16 bytes though as .data section needs to be 16 byte
         * aligned and lld does not align the LMA to the aligment specified
         * on the .data section.
59
60
         */
        __RODATA_END__ = .;
61
         . = ALIGN(16);
62
63
    } >ROM
#else
64
    ro . : {
65
        __RO_START__ = .;
Andrew Thoelke's avatar
Andrew Thoelke committed
66
        *bl1_entrypoint.o(.text*)
67
68
        *(SORT_BY_ALIGNMENT(.text*))
        *(SORT_BY_ALIGNMENT(.rodata*))
69

70
71
	PARSER_LIB_DESCS
	CPU_OPS
72

Achin Gupta's avatar
Achin Gupta committed
73
        *(.vectors)
74
        __RO_END__ = .;
75
76
77
78
79
80
81

        /*
         * Pad out to 16 bytes as .data section needs to be 16 byte aligned and
         * lld does not align the LMA to the aligment specified on the .data
         * section.
         */
         . = ALIGN(16);
82
    } >ROM
83
#endif
84

85
86
87
    ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__,
           "cpu_ops not defined for this platform.")

88
    . = BL1_RW_BASE;
89
    ASSERT(BL1_RW_BASE == ALIGN(PAGE_SIZE),
90
91
           "BL1_RW_BASE address is not aligned on a page boundary.")

92
93
    /*
     * The .data section gets copied from ROM to RAM at runtime.
94
95
     * Its LMA should be 16-byte aligned to allow efficient copying of 16-bytes
     * aligned regions in it.
96
     * Its VMA must be page-aligned as it marks the first read/write page.
97
98
99
100
     *
     * It must be placed at a lower address than the stacks if the stack
     * protector is enabled. Alternatively, the .data.stack_protector_canary
     * section can be placed independently of the main .data section.
101
     */
102
    .data . : ALIGN(16) {
103
        __DATA_RAM_START__ = .;
104
        *(SORT_BY_ALIGNMENT(.data*))
105
106
        __DATA_RAM_END__ = .;
    } >RAM AT>ROM
107

108
    stacks . (NOLOAD) : {
109
        __STACKS_START__ = .;
110
        *(tzfw_normal_stacks)
111
112
113
114
115
        __STACKS_END__ = .;
    } >RAM

    /*
     * The .bss section gets initialised to 0 at runtime.
116
117
     * Its base address should be 16-byte aligned for better performance of the
     * zero-initialization code.
118
119
120
     */
    .bss : ALIGN(16) {
        __BSS_START__ = .;
121
        *(SORT_BY_ALIGNMENT(.bss*))
122
123
124
        *(COMMON)
        __BSS_END__ = .;
    } >RAM
125

126
    XLAT_TABLE_SECTION >RAM
127

128
#if USE_COHERENT_MEM
129
130
131
132
133
134
    /*
     * The base address of the coherent memory section must be page-aligned (4K)
     * to guarantee that the coherent data are stored on their own pages and
     * are not mixed with normal data.  This is required to set up the correct
     * memory attributes for the coherent data page tables.
     */
135
    coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) {
136
        __COHERENT_RAM_START__ = .;
137
        *(tzfw_coherent_mem)
138
139
140
141
142
143
        __COHERENT_RAM_END_UNALIGNED__ = .;
        /*
         * Memory page(s) mapped to this section will be marked
         * as device memory.  No other unexpected data must creep in.
         * Ensure the rest of the current memory page is unused.
         */
144
        . = ALIGN(PAGE_SIZE);
145
        __COHERENT_RAM_END__ = .;
146
    } >RAM
147
#endif
148

149
150
151
152
153
    __BL1_RAM_START__ = ADDR(.data);
    __BL1_RAM_END__ = .;

    __DATA_ROM_START__ = LOADADDR(.data);
    __DATA_SIZE__ = SIZEOF(.data);
154

155
156
    /*
     * The .data section is the last PROGBITS section so its end marks the end
157
     * of BL1's actual content in Trusted ROM.
158
     */
159
160
161
    __BL1_ROM_END__ =  __DATA_ROM_START__ + __DATA_SIZE__;
    ASSERT(__BL1_ROM_END__ <= BL1_RO_LIMIT,
           "BL1's ROM content has exceeded its limit.")
162

163
    __BSS_SIZE__ = SIZEOF(.bss);
164

165
#if USE_COHERENT_MEM
166
167
    __COHERENT_RAM_UNALIGNED_SIZE__ =
        __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
168
#endif
169

170
    ASSERT(. <= BL1_RW_LIMIT, "BL1's RW section has exceeded its limit.")
171
}