plat_psci_handlers.c 6.67 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
7
 */

#include <assert.h>
8

9
#include <platform_def.h>
10
11
12
13
14
15
16
17
18

#include <arch_helpers.h>
#include <common/debug.h>
#include <drivers/delay_timer.h>
#include <lib/mmio.h>
#include <lib/psci/psci.h>
#include <plat/common/platform.h>

#include <flowctrl.h>
19
20
21
#include <pmc.h>
#include <tegra_def.h>
#include <tegra_private.h>
22
23
#include <tegra_platform.h>
#include <security_engine.h>
24

25
26
27
28
29
30
31
/*
 * Register used to clear CPU reset signals. Each CPU has two reset
 * signals: CPU reset (3:0) and Core reset (19:16).
 */
#define CPU_CMPLX_RESET_CLR		0x454
#define CPU_CORE_RESET_MASK		0x10001

32
33
34
35
36
/* Clock and Reset controller registers for system clock's settings */
#define SCLK_RATE			0x30
#define SCLK_BURST_POLICY		0x28
#define SCLK_BURST_POLICY_DEFAULT	0x10000000

37
38
static int cpu_powergate_mask[PLATFORM_MAX_CPUS_PER_CLUSTER];

39
40
int32_t tegra_soc_validate_power_state(unsigned int power_state,
					psci_power_state_t *req_state)
41
{
42
43
	int state_id = psci_get_pstate_id(power_state);

44
	/* Sanity check the requested state id */
45
	switch (state_id) {
46
	case PSTATE_ID_CORE_POWERDN:
47
48
49
50
51
52
53
		/*
		 * Core powerdown request only for afflvl 0
		 */
		req_state->pwr_domain_state[MPIDR_AFFLVL0] = state_id & 0xff;

		break;

54
55
	case PSTATE_ID_CLUSTER_IDLE:
	case PSTATE_ID_CLUSTER_POWERDN:
56
57
58
59
		/*
		 * Cluster powerdown/idle request only for afflvl 1
		 */
		req_state->pwr_domain_state[MPIDR_AFFLVL1] = state_id;
60
		req_state->pwr_domain_state[MPIDR_AFFLVL0] = state_id;
61
62
63

		break;

64
	case PSTATE_ID_SOC_POWERDN:
65
66
67
		/*
		 * System powerdown request only for afflvl 2
		 */
68
		for (uint32_t i = MPIDR_AFFLVL0; i < PLAT_MAX_PWR_LVL; i++)
69
70
71
72
73
			req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE;

		req_state->pwr_domain_state[PLAT_MAX_PWR_LVL] =
			PLAT_SYS_SUSPEND_STATE_ID;

74
75
76
		break;

	default:
77
78
		ERROR("%s: unsupported state id (%d)\n", __func__, state_id);
		return PSCI_E_INVALID_PARAMS;
79
80
81
82
83
	}

	return PSCI_E_SUCCESS;
}

84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
/*******************************************************************************
 * Platform handler to calculate the proper target power level at the
 * specified affinity level
 ******************************************************************************/
plat_local_state_t tegra_soc_get_target_pwr_state(unsigned int lvl,
					     const plat_local_state_t *states,
					     unsigned int ncpu)
{
	plat_local_state_t target = *states;
	int cpu = plat_my_core_pos();
	int core_pos = read_mpidr() & MPIDR_CPU_MASK;

	/* get the power state at this level */
	if (lvl == MPIDR_AFFLVL1)
		target = *(states + core_pos);
	if (lvl == MPIDR_AFFLVL2)
		target = *(states + cpu);

	/* Cluster idle/power-down */
	if ((lvl == MPIDR_AFFLVL1) && ((target == PSTATE_ID_CLUSTER_IDLE) ||
	    (target == PSTATE_ID_CLUSTER_POWERDN))) {
		return target;
	}

	/* System Suspend */
	if (((lvl == MPIDR_AFFLVL2) || (lvl == MPIDR_AFFLVL1)) &&
	    (target == PSTATE_ID_SOC_POWERDN))
		return PSTATE_ID_SOC_POWERDN;

	/* default state */
	return PSCI_LOCAL_STATE_RUN;
}

117
int tegra_soc_pwr_domain_suspend(const psci_power_state_t *target_state)
118
{
119
120
121
122
123
124
	u_register_t mpidr = read_mpidr();
	const plat_local_state_t *pwr_domain_state =
		target_state->pwr_domain_state;
	unsigned int stateid_afflvl2 = pwr_domain_state[MPIDR_AFFLVL2];
	unsigned int stateid_afflvl1 = pwr_domain_state[MPIDR_AFFLVL1];
	unsigned int stateid_afflvl0 = pwr_domain_state[MPIDR_AFFLVL0];
125
	int ret = PSCI_E_SUCCESS;
126

127
	if (stateid_afflvl2 == PSTATE_ID_SOC_POWERDN) {
128

129
		assert((stateid_afflvl0 == PLAT_MAX_OFF_STATE) ||
130
			(stateid_afflvl0 == PSTATE_ID_SOC_POWERDN));
131
		assert((stateid_afflvl1 == PLAT_MAX_OFF_STATE) ||
132
133
134
135
136
137
138
139
140
141
142
143
144
			(stateid_afflvl1 == PSTATE_ID_SOC_POWERDN));

		if (tegra_chipid_is_t210_b01()) {
			/* Suspend se/se2 and pka1 */
			if (tegra_se_suspend() != 0) {
				ret = PSCI_E_INTERN_FAIL;
			}

			/* Save tzram contents */
			if (tegra_se_save_tzram() != 0) {
				ret = PSCI_E_INTERN_FAIL;
			}
		}
145

146
		/* suspend the entire soc */
147
148
149
		if (ret == PSCI_E_SUCCESS) {
			tegra_fc_soc_powerdn(mpidr);
		}
150

151
	} else if (stateid_afflvl1 == PSTATE_ID_CLUSTER_IDLE) {
152

153
		assert(stateid_afflvl0 == PSTATE_ID_CLUSTER_IDLE);
154

155
156
		/* Prepare for cluster idle */
		tegra_fc_cluster_idle(mpidr);
157

158
	} else if (stateid_afflvl1 == PSTATE_ID_CLUSTER_POWERDN) {
159

160
		assert(stateid_afflvl0 == PSTATE_ID_CLUSTER_POWERDN);
161
162
163
164
165
166
167
168
169
170
171

		/* Prepare for cluster powerdn */
		tegra_fc_cluster_powerdn(mpidr);

	} else if (stateid_afflvl0 == PSTATE_ID_CORE_POWERDN) {

		/* Prepare for cpu powerdn */
		tegra_fc_cpu_powerdn(mpidr);

	} else {
		ERROR("%s: Unknown state id\n", __func__);
172
		ret = PSCI_E_NOT_SUPPORTED;
173
174
	}

175
	return ret;
176
177
}

178
int tegra_soc_pwr_domain_on_finish(const psci_power_state_t *target_state)
179
{
180
181
	uint32_t val;

182
183
184
	/*
	 * Check if we are exiting from SOC_POWERDN.
	 */
185
186
	if (target_state->pwr_domain_state[PLAT_MAX_PWR_LVL] ==
			PLAT_SYS_SUSPEND_STATE_ID) {
187

188
189
190
191
192
193
194
		/*
		 * Security engine resume
		 */
		if (tegra_chipid_is_t210_b01()) {
			tegra_se_resume();
		}

195
196
197
198
199
		/*
		 * Lock scratch registers which hold the CPU vectors
		 */
		tegra_pmc_lock_cpu_vectors();

200
201
202
203
204
205
206
207
208
		/*
		 * Enable WRAP to INCR burst type conversions for
		 * incoming requests on the AXI slave ports.
		 */
		val = mmio_read_32(TEGRA_MSELECT_BASE + MSELECT_CONFIG);
		val &= ~ENABLE_UNSUP_TX_ERRORS;
		val |= ENABLE_WRAP_TO_INCR_BURSTS;
		mmio_write_32(TEGRA_MSELECT_BASE + MSELECT_CONFIG, val);

209
210
211
212
213
214
215
216
217
218
219
220
		/*
		 * Restore Boot and Power Management Processor (BPMP) reset
		 * address and reset it.
		 */
		tegra_fc_reset_bpmp();
	}

	/*
	 * T210 has a dedicated ARMv7 boot and power mgmt processor, BPMP. It's
	 * used for power management and boot purposes. Inform the BPMP that
	 * we have completed the cluster power up.
	 */
221
	tegra_fc_lock_active_cluster();
222
223
224
225

	return PSCI_E_SUCCESS;
}

226
int tegra_soc_pwr_domain_on(u_register_t mpidr)
227
228
{
	int cpu = mpidr & MPIDR_CPU_MASK;
229
230
231
232
	uint32_t mask = CPU_CORE_RESET_MASK << cpu;

	/* Deassert CPU reset signals */
	mmio_write_32(TEGRA_CAR_RESET_BASE + CPU_CMPLX_RESET_CLR, mask);
233
234
235
236
237
238
239
240
241
242
243
244

	/* Turn on CPU using flow controller or PMC */
	if (cpu_powergate_mask[cpu] == 0) {
		tegra_pmc_cpu_on(cpu);
		cpu_powergate_mask[cpu] = 1;
	} else {
		tegra_fc_cpu_on(cpu);
	}

	return PSCI_E_SUCCESS;
}

245
int tegra_soc_pwr_domain_off(const psci_power_state_t *target_state)
246
{
247
	tegra_fc_cpu_off(read_mpidr() & MPIDR_CPU_MASK);
248
249
	return PSCI_E_SUCCESS;
}
250
251
252
253
254
255
256
257

int tegra_soc_prepare_system_reset(void)
{
	/*
	 * Set System Clock (SCLK) to POR default so that the clock source
	 * for the PMC APB clock would not be changed due to system reset.
	 */
	mmio_write_32((uintptr_t)TEGRA_CAR_RESET_BASE + SCLK_BURST_POLICY,
258
		SCLK_BURST_POLICY_DEFAULT);
259
260
261
262
263
264
265
	mmio_write_32((uintptr_t)TEGRA_CAR_RESET_BASE + SCLK_RATE, 0);

	/* Wait 1 ms to make sure clock source/device logic is stabilized. */
	mdelay(1);

	return PSCI_E_SUCCESS;
}