arm_bl1_setup.c 5.26 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
8
9
10
#include <assert.h>

#include <platform_def.h>

11
#include <arch.h>
12
13
14
15
16
17
18
#include <bl1/bl1.h>
#include <common/bl_common.h>
#include <drivers/arm/sp805.h>
#include <lib/utils.h>
#include <lib/xlat_tables/xlat_tables_compat.h>
#include <plat/common/platform.h>

19
#include <plat_arm.h>
20

21
22
23
24
25
/* Weak definitions may be overridden in specific ARM standard platform */
#pragma weak bl1_early_platform_setup
#pragma weak bl1_plat_arch_setup
#pragma weak bl1_platform_setup
#pragma weak bl1_plat_sec_mem_layout
26
#pragma weak bl1_plat_prepare_exit
27
28
#pragma weak bl1_plat_get_next_image_id
#pragma weak plat_arm_bl1_fwu_needed
29

30
31
32
33
#define MAP_BL1_TOTAL		MAP_REGION_FLAT(			\
					bl1_tzram_layout.total_base,	\
					bl1_tzram_layout.total_size,	\
					MT_MEMORY | MT_RW | MT_SECURE)
34
35
36
37
38
39
/*
 * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section
 * otherwise one region is defined containing both
 */
#if SEPARATE_CODE_AND_RODATA
#define MAP_BL1_RO		MAP_REGION_FLAT(			\
40
41
					BL_CODE_BASE,			\
					BL1_CODE_END - BL_CODE_BASE,	\
42
43
					MT_CODE | MT_SECURE),		\
				MAP_REGION_FLAT(			\
44
45
46
47
					BL1_RO_DATA_BASE,		\
					BL1_RO_DATA_END			\
						- BL_RO_DATA_BASE,	\
					MT_RO_DATA | MT_SECURE)
48
49
50
51
52
53
#else
#define MAP_BL1_RO		MAP_REGION_FLAT(			\
					BL_CODE_BASE,			\
					BL1_CODE_END - BL_CODE_BASE,	\
					MT_CODE | MT_SECURE)
#endif
54
55
56
57

/* Data structure which holds the extents of the trusted SRAM for BL1*/
static meminfo_t bl1_tzram_layout;

58
struct meminfo *bl1_plat_sec_mem_layout(void)
59
60
61
62
63
64
65
66
67
68
{
	return &bl1_tzram_layout;
}

/*******************************************************************************
 * BL1 specific platform actions shared between ARM standard platforms.
 ******************************************************************************/
void arm_bl1_early_platform_setup(void)
{

69
70
71
72
73
#if !ARM_DISABLE_TRUSTED_WDOG
	/* Enable watchdog */
	sp805_start(ARM_SP805_TWDG_BASE, ARM_TWDG_LOAD_VAL);
#endif

74
	/* Initialize the console to provide early debug support */
75
	arm_console_boot_init();
76
77
78
79
80
81
82
83
84
85
86

	/* Allow BL1 to see the whole Trusted RAM */
	bl1_tzram_layout.total_base = ARM_BL_RAM_BASE;
	bl1_tzram_layout.total_size = ARM_BL_RAM_SIZE;
}

void bl1_early_platform_setup(void)
{
	arm_bl1_early_platform_setup();

	/*
87
	 * Initialize Interconnect for this cluster during cold boot.
88
89
	 * No need for locks as no other CPU is active.
	 */
90
	plat_arm_interconnect_init();
91
	/*
92
	 * Enable Interconnect coherency for the primary CPU's cluster.
93
	 */
94
	plat_arm_interconnect_enter_coherency();
95
96
97
98
99
100
101
102
103
104
}

/******************************************************************************
 * Perform the very early platform specific architecture setup shared between
 * ARM standard platforms. This only does basic initialization. Later
 * architectural setup (bl1_arch_setup()) does not do anything platform
 * specific.
 *****************************************************************************/
void arm_bl1_plat_arch_setup(void)
{
105
106
107
108
109
#if USE_COHERENT_MEM && !ARM_CRYPTOCELL_INTEG
	/*
	 * Ensure ARM platforms don't use coherent memory in BL1 unless
	 * cryptocell integration is enabled.
	 */
110
	assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U);
111
#endif
112
113
114

	const mmap_region_t bl_regions[] = {
		MAP_BL1_TOTAL,
115
		MAP_BL1_RO,
Roberto Vargas's avatar
Roberto Vargas committed
116
117
118
#if USE_ROMLIB
		ARM_MAP_ROMLIB_CODE,
		ARM_MAP_ROMLIB_DATA,
119
120
121
122
#endif
#if ARM_CRYPTOCELL_INTEG
		ARM_MAP_BL_COHERENT_RAM,
#endif
123
124
125
		{0}
	};

126
	setup_page_tables(bl_regions, plat_arm_get_mmap());
127
#ifdef AARCH32
128
	enable_mmu_svc_mon(0);
129
#else
130
	enable_mmu_el3(0);
131
#endif /* AARCH32 */
Roberto Vargas's avatar
Roberto Vargas committed
132
133

	arm_setup_romlib();
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
}

void bl1_plat_arch_setup(void)
{
	arm_bl1_plat_arch_setup();
}

/*
 * Perform the platform specific architecture setup shared between
 * ARM standard platforms.
 */
void arm_bl1_platform_setup(void)
{
	/* Initialise the IO layer and register platform IO devices */
	plat_arm_io_setup();
149
	arm_load_tb_fw_config();
150
151
152
153
#if TRUSTED_BOARD_BOOT
	/* Share the Mbed TLS heap info with other images */
	arm_bl1_set_mbedtls_heap();
#endif /* TRUSTED_BOARD_BOOT */
154

155
156
157
158
159
160
	/*
	 * Allow access to the System counter timer module and program
	 * counter frequency for non secure images during FWU
	 */
	arm_configure_sys_timer();
	write_cntfrq_el0(plat_get_syscnt_freq2());
161
162
163
164
165
166
167
}

void bl1_platform_setup(void)
{
	arm_bl1_platform_setup();
}

168
169
void bl1_plat_prepare_exit(entry_point_info_t *ep_info)
{
170
171
172
173
174
#if !ARM_DISABLE_TRUSTED_WDOG
	/* Disable watchdog before leaving BL1 */
	sp805_stop(ARM_SP805_TWDG_BASE);
#endif

175
176
177
178
179
180
#ifdef EL3_PAYLOAD_BASE
	/*
	 * Program the EL3 payload's entry point address into the CPUs mailbox
	 * in order to release secondary CPUs from their holding pen and make
	 * them jump there.
	 */
181
	plat_arm_program_trusted_mailbox(ep_info->pc);
182
183
184
185
	dsbsy();
	sev();
#endif
}
186

187
188
189
190
191
192
193
194
195
/*
 * On Arm platforms, the FWU process is triggered when the FIP image has
 * been tampered with.
 */
int plat_arm_bl1_fwu_needed(void)
{
	return (arm_io_is_toc_valid() != 1);
}

196
197
198
199
200
201
/*******************************************************************************
 * The following function checks if Firmware update is needed,
 * by checking if TOC in FIP image is valid or not.
 ******************************************************************************/
unsigned int bl1_plat_get_next_image_id(void)
{
202
	if (plat_arm_bl1_fwu_needed() != 0)
203
204
205
206
		return NS_BL1U_IMAGE_ID;

	return BL2_IMAGE_ID;
}