bl1.ld.S 5.75 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
#include <platform_def.h>
8

9
#include <common/bl_common.ld.h>
10
#include <lib/xlat_tables/xlat_tables_defs.h>
11
12
13

OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
OUTPUT_ARCH(PLATFORM_LINKER_ARCH)
14
ENTRY(bl1_entrypoint)
15
16

MEMORY {
17
18
    ROM (rx): ORIGIN = BL1_RO_BASE, LENGTH = BL1_RO_LIMIT - BL1_RO_BASE
    RAM (rwx): ORIGIN = BL1_RW_BASE, LENGTH = BL1_RW_LIMIT - BL1_RW_BASE
19
20
21
22
}

SECTIONS
{
23
    . = BL1_RO_BASE;
24
    ASSERT(. == ALIGN(PAGE_SIZE),
25
26
           "BL1_RO_BASE address is not aligned on a page boundary.")

27
28
29
30
#if SEPARATE_CODE_AND_RODATA
    .text . : {
        __TEXT_START__ = .;
        *bl1_entrypoint.o(.text*)
31
        *(SORT_BY_ALIGNMENT(.text*))
32
        *(.vectors)
33
        . = ALIGN(PAGE_SIZE);
34
35
36
        __TEXT_END__ = .;
     } >ROM

37
38
39
40
41
42
43
44
45
     /* .ARM.extab and .ARM.exidx are only added because Clang need them */
     .ARM.extab . : {
        *(.ARM.extab* .gnu.linkonce.armextab.*)
     } >ROM

     .ARM.exidx . : {
        *(.ARM.exidx* .gnu.linkonce.armexidx.*)
     } >ROM

46
47
    .rodata . : {
        __RODATA_START__ = .;
48
        *(SORT_BY_ALIGNMENT(.rodata*))
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68

        /* Ensure 8-byte alignment for descriptors and ensure inclusion */
        . = ALIGN(8);
        __PARSER_LIB_DESCS_START__ = .;
        KEEP(*(.img_parser_lib_descs))
        __PARSER_LIB_DESCS_END__ = .;

        /*
         * Ensure 8-byte alignment for cpu_ops so that its fields are also
         * aligned. Also ensure cpu_ops inclusion.
         */
        . = ALIGN(8);
        __CPU_OPS_START__ = .;
        KEEP(*(cpu_ops))
        __CPU_OPS_END__ = .;

        /*
         * No need to pad out the .rodata section to a page boundary. Next is
         * the .data section, which can mapped in ROM with the same memory
         * attributes as the .rodata section.
69
70
71
72
         *
         * Pad out to 16 bytes though as .data section needs to be 16 byte
         * aligned and lld does not align the LMA to the aligment specified
         * on the .data section.
73
74
         */
        __RODATA_END__ = .;
75
         . = ALIGN(16);
76
77
    } >ROM
#else
78
    ro . : {
79
        __RO_START__ = .;
Andrew Thoelke's avatar
Andrew Thoelke committed
80
        *bl1_entrypoint.o(.text*)
81
82
        *(SORT_BY_ALIGNMENT(.text*))
        *(SORT_BY_ALIGNMENT(.rodata*))
83

84
85
86
87
88
89
        /* Ensure 8-byte alignment for descriptors and ensure inclusion */
        . = ALIGN(8);
        __PARSER_LIB_DESCS_START__ = .;
        KEEP(*(.img_parser_lib_descs))
        __PARSER_LIB_DESCS_END__ = .;

90
91
92
93
94
95
96
97
98
        /*
         * Ensure 8-byte alignment for cpu_ops so that its fields are also
         * aligned. Also ensure cpu_ops inclusion.
         */
        . = ALIGN(8);
        __CPU_OPS_START__ = .;
        KEEP(*(cpu_ops))
        __CPU_OPS_END__ = .;

Achin Gupta's avatar
Achin Gupta committed
99
        *(.vectors)
100
        __RO_END__ = .;
101
102
103
104
105
106
107

        /*
         * Pad out to 16 bytes as .data section needs to be 16 byte aligned and
         * lld does not align the LMA to the aligment specified on the .data
         * section.
         */
         . = ALIGN(16);
108
    } >ROM
109
#endif
110

111
112
113
    ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__,
           "cpu_ops not defined for this platform.")

114
    . = BL1_RW_BASE;
115
    ASSERT(BL1_RW_BASE == ALIGN(PAGE_SIZE),
116
117
           "BL1_RW_BASE address is not aligned on a page boundary.")

118
119
    /*
     * The .data section gets copied from ROM to RAM at runtime.
120
121
     * Its LMA should be 16-byte aligned to allow efficient copying of 16-bytes
     * aligned regions in it.
122
     * Its VMA must be page-aligned as it marks the first read/write page.
123
124
125
126
     *
     * It must be placed at a lower address than the stacks if the stack
     * protector is enabled. Alternatively, the .data.stack_protector_canary
     * section can be placed independently of the main .data section.
127
     */
128
    .data . : ALIGN(16) {
129
        __DATA_RAM_START__ = .;
130
        *(SORT_BY_ALIGNMENT(.data*))
131
132
        __DATA_RAM_END__ = .;
    } >RAM AT>ROM
133

134
    stacks . (NOLOAD) : {
135
        __STACKS_START__ = .;
136
        *(tzfw_normal_stacks)
137
138
139
140
141
        __STACKS_END__ = .;
    } >RAM

    /*
     * The .bss section gets initialised to 0 at runtime.
142
143
     * Its base address should be 16-byte aligned for better performance of the
     * zero-initialization code.
144
145
146
     */
    .bss : ALIGN(16) {
        __BSS_START__ = .;
147
        *(SORT_BY_ALIGNMENT(.bss*))
148
149
150
        *(COMMON)
        __BSS_END__ = .;
    } >RAM
151

152
    XLAT_TABLE_SECTION >RAM
153

154
#if USE_COHERENT_MEM
155
156
157
158
159
160
    /*
     * The base address of the coherent memory section must be page-aligned (4K)
     * to guarantee that the coherent data are stored on their own pages and
     * are not mixed with normal data.  This is required to set up the correct
     * memory attributes for the coherent data page tables.
     */
161
    coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) {
162
        __COHERENT_RAM_START__ = .;
163
        *(tzfw_coherent_mem)
164
165
166
167
168
169
        __COHERENT_RAM_END_UNALIGNED__ = .;
        /*
         * Memory page(s) mapped to this section will be marked
         * as device memory.  No other unexpected data must creep in.
         * Ensure the rest of the current memory page is unused.
         */
170
        . = ALIGN(PAGE_SIZE);
171
        __COHERENT_RAM_END__ = .;
172
    } >RAM
173
#endif
174

175
176
177
178
179
    __BL1_RAM_START__ = ADDR(.data);
    __BL1_RAM_END__ = .;

    __DATA_ROM_START__ = LOADADDR(.data);
    __DATA_SIZE__ = SIZEOF(.data);
180

181
182
    /*
     * The .data section is the last PROGBITS section so its end marks the end
183
     * of BL1's actual content in Trusted ROM.
184
     */
185
186
187
    __BL1_ROM_END__ =  __DATA_ROM_START__ + __DATA_SIZE__;
    ASSERT(__BL1_ROM_END__ <= BL1_RO_LIMIT,
           "BL1's ROM content has exceeded its limit.")
188

189
    __BSS_SIZE__ = SIZEOF(.bss);
190

191
#if USE_COHERENT_MEM
192
193
    __COHERENT_RAM_UNALIGNED_SIZE__ =
        __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
194
#endif
195

196
    ASSERT(. <= BL1_RW_LIMIT, "BL1's RW section has exceeded its limit.")
197
}