tegra_pm.c 13.8 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
7
 */

#include <assert.h>
8
9
10
11
12
13

#include <platform_def.h>

#include <arch_helpers.h>
#include <common/bl_common.h>
#include <common/debug.h>
14
#include <context.h>
15
16
17
18
19
20
#include <drivers/console.h>
#include <lib/el3_runtime/context_mgmt.h>
#include <lib/mmio.h>
#include <lib/psci/psci.h>
#include <plat/common/platform.h>

21
22
23
#include <memctrl.h>
#include <pmc.h>
#include <tegra_def.h>
24
#include <tegra_platform.h>
25
26
27
#include <tegra_private.h>

extern uint64_t tegra_bl31_phys_base;
28
extern uint64_t tegra_sec_entry_point;
29
extern uint64_t tegra_console_base;
30

31
32
33
34
35
36
37
38
/*
 * tegra_fake_system_suspend acts as a boolean var controlling whether
 * we are going to take fake system suspend code or normal system suspend code
 * path. This variable is set inside the sip call handlers,when the kernel
 * requests a SIP call to set the suspend debug flags.
 */
uint8_t tegra_fake_system_suspend;

39
40
41
42
/*
 * The following platform setup functions are weakly defined. They
 * provide typical implementations that will be overridden by a SoC.
 */
43
#pragma weak tegra_soc_pwr_domain_suspend_pwrdown_early
44
#pragma weak tegra_soc_cpu_standby
45
46
47
48
#pragma weak tegra_soc_pwr_domain_suspend
#pragma weak tegra_soc_pwr_domain_on
#pragma weak tegra_soc_pwr_domain_off
#pragma weak tegra_soc_pwr_domain_on_finish
49
#pragma weak tegra_soc_pwr_domain_power_down_wfi
50
#pragma weak tegra_soc_prepare_system_reset
51
#pragma weak tegra_soc_prepare_system_off
52
#pragma weak tegra_soc_get_target_pwr_state
53

Anthony Zhou's avatar
Anthony Zhou committed
54
int32_t tegra_soc_pwr_domain_suspend_pwrdown_early(const psci_power_state_t *target_state)
55
56
57
58
{
	return PSCI_E_NOT_SUPPORTED;
}

59
60
61
62
63
64
int32_t tegra_soc_cpu_standby(plat_local_state_t cpu_state)
{
	(void)cpu_state;
	return PSCI_E_SUCCESS;
}

Anthony Zhou's avatar
Anthony Zhou committed
65
int32_t tegra_soc_pwr_domain_suspend(const psci_power_state_t *target_state)
66
{
Anthony Zhou's avatar
Anthony Zhou committed
67
	(void)target_state;
68
69
70
	return PSCI_E_NOT_SUPPORTED;
}

Anthony Zhou's avatar
Anthony Zhou committed
71
int32_t tegra_soc_pwr_domain_on(u_register_t mpidr)
72
{
Anthony Zhou's avatar
Anthony Zhou committed
73
	(void)mpidr;
74
75
76
	return PSCI_E_SUCCESS;
}

Anthony Zhou's avatar
Anthony Zhou committed
77
int32_t tegra_soc_pwr_domain_off(const psci_power_state_t *target_state)
78
{
Anthony Zhou's avatar
Anthony Zhou committed
79
	(void)target_state;
80
81
82
	return PSCI_E_SUCCESS;
}

Anthony Zhou's avatar
Anthony Zhou committed
83
int32_t tegra_soc_pwr_domain_on_finish(const psci_power_state_t *target_state)
84
{
Anthony Zhou's avatar
Anthony Zhou committed
85
	(void)target_state;
86
87
88
	return PSCI_E_SUCCESS;
}

Anthony Zhou's avatar
Anthony Zhou committed
89
int32_t tegra_soc_pwr_domain_power_down_wfi(const psci_power_state_t *target_state)
90
{
Anthony Zhou's avatar
Anthony Zhou committed
91
	(void)target_state;
92
93
94
	return PSCI_E_SUCCESS;
}

Anthony Zhou's avatar
Anthony Zhou committed
95
int32_t tegra_soc_prepare_system_reset(void)
96
97
98
99
{
	return PSCI_E_SUCCESS;
}

100
101
102
103
104
105
__dead2 void tegra_soc_prepare_system_off(void)
{
	ERROR("Tegra System Off: operation not handled.\n");
	panic();
}

Anthony Zhou's avatar
Anthony Zhou committed
106
plat_local_state_t tegra_soc_get_target_pwr_state(uint32_t lvl,
107
					     const plat_local_state_t *states,
Anthony Zhou's avatar
Anthony Zhou committed
108
					     uint32_t ncpu)
109
{
110
	plat_local_state_t target = PLAT_MAX_OFF_STATE, temp;
Anthony Zhou's avatar
Anthony Zhou committed
111
112
113
114
	uint32_t num_cpu = ncpu;
	const plat_local_state_t *local_state = states;

	(void)lvl;
115

116
	assert(ncpu != 0U);
117
118

	do {
Anthony Zhou's avatar
Anthony Zhou committed
119
120
		temp = *local_state;
		if ((temp < target)) {
121
			target = temp;
Anthony Zhou's avatar
Anthony Zhou committed
122
123
124
125
		}
		--num_cpu;
		local_state++;
	} while (num_cpu != 0U);
126
127
128
129

	return target;
}

130
/*******************************************************************************
131
132
133
134
135
136
 * This handler is called by the PSCI implementation during the `SYSTEM_SUSPEND`
 * call to get the `power_state` parameter. This allows the platform to encode
 * the appropriate State-ID field within the `power_state` parameter which can
 * be utilized in `pwr_domain_suspend()` to suspend to system affinity level.
******************************************************************************/
void tegra_get_sys_suspend_power_state(psci_power_state_t *req_state)
137
{
138
	/* all affinities use system suspend state id */
Anthony Zhou's avatar
Anthony Zhou committed
139
	for (uint32_t i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++) {
140
		req_state->pwr_domain_state[i] = PSTATE_ID_SOC_POWERDN;
Anthony Zhou's avatar
Anthony Zhou committed
141
	}
142
143
144
145
146
}

/*******************************************************************************
 * Handler called when an affinity instance is about to enter standby.
 ******************************************************************************/
147
void tegra_cpu_standby(plat_local_state_t cpu_state)
148
{
149
150
	u_register_t saved_scr_el3;

Anthony Zhou's avatar
Anthony Zhou committed
151
152
	(void)cpu_state;

153
154
155
156
	/* Tegra SoC specific handler */
	if (tegra_soc_cpu_standby(cpu_state) != PSCI_E_SUCCESS)
		ERROR("%s failed\n", __func__);

157
158
159
160
161
162
163
164
165
	saved_scr_el3 = read_scr_el3();

	/*
	 * As per ARM ARM D1.17.2, any physical IRQ interrupt received by the
	 * PE will be treated as a wake-up event, if SCR_EL3.IRQ is set to '1',
	 * irrespective of the value of the PSTATE.I bit value.
	 */
	write_scr_el3(saved_scr_el3 | SCR_IRQ_BIT);

166
167
	/*
	 * Enter standby state
168
169
	 *
	 * dsb & isb is good practice before using wfi to enter low power states
170
171
	 */
	dsb();
172
	isb();
173
	wfi();
174
175
176
177
178
179

	/*
	 * Restore saved scr_el3 that has IRQ bit cleared as we don't want EL3
	 * handling any further interrupts
	 */
	write_scr_el3(saved_scr_el3);
180
181
182
183
184
185
}

/*******************************************************************************
 * Handler called when an affinity instance is about to be turned on. The
 * level and mpidr determine the affinity instance.
 ******************************************************************************/
Anthony Zhou's avatar
Anthony Zhou committed
186
int32_t tegra_pwr_domain_on(u_register_t mpidr)
187
{
188
	return tegra_soc_pwr_domain_on(mpidr);
189
190
191
}

/*******************************************************************************
192
193
 * Handler called when a power domain is about to be turned off. The
 * target_state encodes the power state that each level should transition to.
194
 ******************************************************************************/
195
void tegra_pwr_domain_off(const psci_power_state_t *target_state)
196
{
Anthony Zhou's avatar
Anthony Zhou committed
197
	(void)tegra_soc_pwr_domain_off(target_state);
198
199
}

200
201
202
203
204
205
206
207
208
209
210
/*******************************************************************************
 * Handler called when a power domain is about to be suspended. The
 * target_state encodes the power state that each level should transition to.
 * This handler is called with SMP and data cache enabled, when
 * HW_ASSISTED_COHERENCY = 0
 ******************************************************************************/
void tegra_pwr_domain_suspend_pwrdown_early(const psci_power_state_t *target_state)
{
	tegra_soc_pwr_domain_suspend_pwrdown_early(target_state);
}

211
/*******************************************************************************
212
 * Handler called when a power domain is about to be suspended. The
213
 * target_state encodes the power state that each level should transition to.
214
 ******************************************************************************/
215
void tegra_pwr_domain_suspend(const psci_power_state_t *target_state)
216
{
Anthony Zhou's avatar
Anthony Zhou committed
217
	(void)tegra_soc_pwr_domain_suspend(target_state);
218

219
220
	/* Disable console if we are entering deep sleep. */
	if (target_state->pwr_domain_state[PLAT_MAX_PWR_LVL] ==
Anthony Zhou's avatar
Anthony Zhou committed
221
222
223
			PSTATE_ID_SOC_POWERDN) {
		(void)console_uninit();
	}
224

225
226
227
228
	/* disable GICC */
	tegra_gic_cpuif_deactivate();
}

229
230
231
232
233
234
235
/*******************************************************************************
 * Handler called at the end of the power domain suspend sequence. The
 * target_state encodes the power state that each level should transition to.
 ******************************************************************************/
__dead2 void tegra_pwr_domain_power_down_wfi(const psci_power_state_t
					     *target_state)
{
236
237
238
	uint8_t pwr_state = target_state->pwr_domain_state[PLAT_MAX_PWR_LVL];
	uint64_t rmr_el3 = 0;

239
	/* call the chip's power down handler */
Anthony Zhou's avatar
Anthony Zhou committed
240
	(void)tegra_soc_pwr_domain_power_down_wfi(target_state);
241

242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
	/*
	 * If we are in fake system suspend mode, ensure we start doing
	 * procedures that help in looping back towards system suspend exit
	 * instead of calling WFI by requesting a warm reset.
	 * Else, just call WFI to enter low power state.
	 */
	if ((tegra_fake_system_suspend != 0U) &&
	    (pwr_state == (uint8_t)PSTATE_ID_SOC_POWERDN)) {

		/* warm reboot */
		rmr_el3 = read_rmr_el3();
		write_rmr_el3(rmr_el3 | RMR_WARM_RESET_CPU);

	} else {
		/* enter power down state */
		wfi();
	}
259
260
261
262
263

	/* we can never reach here */
	panic();
}

264
/*******************************************************************************
265
266
267
 * Handler called when a power domain has just been powered on after
 * being turned off earlier. The target_state encodes the low power state that
 * each level has woken up from.
268
 ******************************************************************************/
269
void tegra_pwr_domain_on_finish(const psci_power_state_t *target_state)
270
{
Anthony Zhou's avatar
Anthony Zhou committed
271
	const plat_params_from_bl2_t *plat_params;
272
	uint32_t console_clock;
273
274
275
276

	/*
	 * Initialize the GIC cpu and distributor interfaces
	 */
277
	plat_gic_setup();
278
279
280
281

	/*
	 * Check if we are exiting from deep sleep.
	 */
282
283
	if (target_state->pwr_domain_state[PLAT_MAX_PWR_LVL] ==
			PSTATE_ID_SOC_POWERDN) {
284

285
286
287
		/*
		 * Reference clock used by the FPGAs is a lot slower.
		 */
Anthony Zhou's avatar
Anthony Zhou committed
288
		if (tegra_platform_is_fpga()) {
289
290
291
292
293
			console_clock = TEGRA_BOOT_UART_CLK_13_MHZ;
		} else {
			console_clock = TEGRA_BOOT_UART_CLK_408_MHZ;
		}

294
		/* Initialize the runtime console */
Anthony Zhou's avatar
Anthony Zhou committed
295
296
		if (tegra_console_base != 0ULL) {
			(void)console_init(tegra_console_base, console_clock,
297
				     TEGRA_CONSOLE_BAUDRATE);
298
		}
299

300
		/*
301
302
		 * Restore Memory Controller settings as it loses state
		 * during system suspend.
303
		 */
304
		tegra_memctrl_restore_settings();
305
306
307
308
309

		/*
		 * Security configuration to allow DRAM/device access.
		 */
		plat_params = bl31_get_plat_params();
310
		tegra_memctrl_tzdram_setup(plat_params->tzdram_base,
Anthony Zhou's avatar
Anthony Zhou committed
311
			(uint32_t)plat_params->tzdram_size);
312
313
314
315
316
317

		/*
		 * Set up the TZRAM memory aperture to allow only secure world
		 * access
		 */
		tegra_memctrl_tzram_setup(TEGRA_TZRAM_BASE, TEGRA_TZRAM_SIZE);
318
319
320
321
322
	}

	/*
	 * Reset hardware settings.
	 */
Anthony Zhou's avatar
Anthony Zhou committed
323
	(void)tegra_soc_pwr_domain_on_finish(target_state);
324
325
326
}

/*******************************************************************************
327
328
329
 * Handler called when a power domain has just been powered on after
 * having been suspended earlier. The target_state encodes the low power state
 * that each level has woken up from.
330
 ******************************************************************************/
331
void tegra_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
332
{
333
	tegra_pwr_domain_on_finish(target_state);
334
335
336
337
338
339
340
}

/*******************************************************************************
 * Handler called when the system wants to be powered off
 ******************************************************************************/
__dead2 void tegra_system_off(void)
{
341
342
343
	INFO("Powering down system...\n");

	tegra_soc_prepare_system_off();
344
345
346
347
348
349
350
}

/*******************************************************************************
 * Handler called when the system wants to be restarted.
 ******************************************************************************/
__dead2 void tegra_system_reset(void)
{
351
352
	INFO("Restarting system...\n");

353
	/* per-SoC system reset handler */
Anthony Zhou's avatar
Anthony Zhou committed
354
	(void)tegra_soc_prepare_system_reset();
355

356
357
358
359
360
361
	/*
	 * Program the PMC in order to restart the system.
	 */
	tegra_pmc_system_reset();
}

362
363
364
/*******************************************************************************
 * Handler called to check the validity of the power state parameter.
 ******************************************************************************/
Anthony Zhou's avatar
Anthony Zhou committed
365
int32_t tegra_validate_power_state(uint32_t power_state,
366
367
				   psci_power_state_t *req_state)
{
368
	assert(req_state != NULL);
369
370
371
372
373
374
375

	return tegra_soc_validate_power_state(power_state, req_state);
}

/*******************************************************************************
 * Platform handler called to check the validity of the non secure entrypoint.
 ******************************************************************************/
Anthony Zhou's avatar
Anthony Zhou committed
376
int32_t tegra_validate_ns_entrypoint(uintptr_t entrypoint)
377
{
Anthony Zhou's avatar
Anthony Zhou committed
378
379
	int32_t ret = PSCI_E_INVALID_ADDRESS;

380
381
382
383
	/*
	 * Check if the non secure entrypoint lies within the non
	 * secure DRAM.
	 */
Anthony Zhou's avatar
Anthony Zhou committed
384
385
386
	if ((entrypoint >= TEGRA_DRAM_BASE) && (entrypoint <= TEGRA_DRAM_END)) {
		ret = PSCI_E_SUCCESS;
	}
387

Anthony Zhou's avatar
Anthony Zhou committed
388
	return ret;
389
390
}

391
392
393
/*******************************************************************************
 * Export the platform handlers to enable psci to invoke them
 ******************************************************************************/
394
395
396
397
static const plat_psci_ops_t tegra_plat_psci_ops = {
	.cpu_standby			= tegra_cpu_standby,
	.pwr_domain_on			= tegra_pwr_domain_on,
	.pwr_domain_off			= tegra_pwr_domain_off,
398
	.pwr_domain_suspend_pwrdown_early = tegra_pwr_domain_suspend_pwrdown_early,
399
400
401
	.pwr_domain_suspend		= tegra_pwr_domain_suspend,
	.pwr_domain_on_finish		= tegra_pwr_domain_on_finish,
	.pwr_domain_suspend_finish	= tegra_pwr_domain_suspend_finish,
402
	.pwr_domain_pwr_down_wfi	= tegra_pwr_domain_power_down_wfi,
403
404
405
406
407
	.system_off			= tegra_system_off,
	.system_reset			= tegra_system_reset,
	.validate_power_state		= tegra_validate_power_state,
	.validate_ns_entrypoint		= tegra_validate_ns_entrypoint,
	.get_sys_suspend_power_state	= tegra_get_sys_suspend_power_state,
408
409
410
};

/*******************************************************************************
411
 * Export the platform specific power ops and initialize Power Controller
412
 ******************************************************************************/
413
414
int plat_setup_psci_ops(uintptr_t sec_entrypoint,
			const plat_psci_ops_t **psci_ops)
415
{
416
417
418
419
420
421
422
423
424
	psci_power_state_t target_state = { { PSCI_LOCAL_STATE_RUN } };

	/*
	 * Flush entrypoint variable to PoC since it will be
	 * accessed after a reset with the caches turned off.
	 */
	tegra_sec_entry_point = sec_entrypoint;
	flush_dcache_range((uint64_t)&tegra_sec_entry_point, sizeof(uint64_t));

425
426
427
	/*
	 * Reset hardware settings.
	 */
Anthony Zhou's avatar
Anthony Zhou committed
428
	(void)tegra_soc_pwr_domain_on_finish(&target_state);
429
430

	/*
431
	 * Initialize PSCI ops struct
432
	 */
433
	*psci_ops = &tegra_plat_psci_ops;
434
435
436

	return 0;
}
437
438
439
440
441
442
443
444
445

/*******************************************************************************
 * Platform handler to calculate the proper target power level at the
 * specified affinity level
 ******************************************************************************/
plat_local_state_t plat_get_target_pwr_state(unsigned int lvl,
					     const plat_local_state_t *states,
					     unsigned int ncpu)
{
446
	return tegra_soc_get_target_pwr_state(lvl, states, ncpu);
447
}