runtime_exceptions.S 13.8 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
8
#include <platform_def.h>

9
#include <arch.h>
10
#include <asm_macros.S>
11
12
13
#include <bl31/ea_handle.h>
#include <bl31/interrupt_mgmt.h>
#include <common/runtime_svc.h>
14
#include <context.h>
15
16
#include <lib/el3_runtime/cpu_data.h>
#include <lib/smccc.h>
17
18
19

	.globl	runtime_exceptions

20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
	.globl	sync_exception_sp_el0
	.globl	irq_sp_el0
	.globl	fiq_sp_el0
	.globl	serror_sp_el0

	.globl	sync_exception_sp_elx
	.globl	irq_sp_elx
	.globl	fiq_sp_elx
	.globl	serror_sp_elx

	.globl	sync_exception_aarch64
	.globl	irq_aarch64
	.globl	fiq_aarch64
	.globl	serror_aarch64

	.globl	sync_exception_aarch32
	.globl	irq_aarch32
	.globl	fiq_aarch32
	.globl	serror_aarch32

40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
	/*
	 * Macro that prepares entry to EL3 upon taking an exception.
	 *
	 * With RAS_EXTENSION, this macro synchronizes pending errors with an ESB
	 * instruction. When an error is thus synchronized, the handling is
	 * delegated to platform EA handler.
	 *
	 * Without RAS_EXTENSION, this macro just saves x30, and unmasks
	 * Asynchronous External Aborts.
	 */
	.macro check_and_unmask_ea
#if RAS_EXTENSION
	/* Synchronize pending External Aborts */
	esb

	/* Unmask the SError interrupt */
	msr	daifclr, #DAIF_ABT_BIT

	/*
	 * Explicitly save x30 so as to free up a register and to enable
	 * branching
	 */
	str	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]

	/* Check for SErrors synchronized by the ESB instruction */
	mrs	x30, DISR_EL1
	tbz	x30, #DISR_A_BIT, 1f

68
	/*
69
70
71
	 * Save general purpose and ARMv8.3-PAuth registers (if enabled).
	 * If Secure Cycle Counter is not disabled in MDCR_EL3 when
	 * ARMv8.5-PMU is implemented, save PMCR_EL0 and disable Cycle Counter.
72
	 */
73
	bl	save_gp_pmcr_pauth_regs
74

75
	bl	handle_lower_el_ea_esb
76

77
78
	/* Restore general purpose, PMCR_EL0 and ARMv8.3-PAuth registers */
	bl	restore_gp_pmcr_pauth_regs
79
80
81
82
83
84
85
86
87
1:
#else
	/* Unmask the SError interrupt */
	msr	daifclr, #DAIF_ABT_BIT

	str	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
#endif
	.endm

88
89
90
91
	/* ---------------------------------------------------------------------
	 * This macro handles Synchronous exceptions.
	 * Only SMC exceptions are supported.
	 * ---------------------------------------------------------------------
92
93
	 */
	.macro	handle_sync_exception
dp-arm's avatar
dp-arm committed
94
95
#if ENABLE_RUNTIME_INSTRUMENTATION
	/*
96
97
98
	 * Read the timestamp value and store it in per-cpu data. The value
	 * will be extracted from per-cpu data by the C level SMC handler and
	 * saved to the PMF timestamp region.
dp-arm's avatar
dp-arm committed
99
100
101
102
103
104
105
106
	 */
	mrs	x30, cntpct_el0
	str	x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
	mrs	x29, tpidr_el3
	str	x30, [x29, #CPU_DATA_PMF_TS0_OFFSET]
	ldr	x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
#endif

107
108
109
	mrs	x30, esr_el3
	ubfx	x30, x30, #ESR_EC_SHIFT, #ESR_EC_LENGTH

110
	/* Handle SMC exceptions separately from other synchronous exceptions */
111
112
113
114
115
116
	cmp	x30, #EC_AARCH32_SMC
	b.eq	smc_handler32

	cmp	x30, #EC_AARCH64_SMC
	b.eq	smc_handler64

117
	/* Synchronous exceptions other than the above are assumed to be EA */
118
	ldr	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
119
	b	enter_lower_el_sync_ea
120
121
122
	.endm


123
124
125
126
	/* ---------------------------------------------------------------------
	 * This macro handles FIQ or IRQ interrupts i.e. EL3, S-EL1 and NS
	 * interrupts.
	 * ---------------------------------------------------------------------
127
128
	 */
	.macro	handle_interrupt_exception label
129

130
	/*
131
132
133
	 * Save general purpose and ARMv8.3-PAuth registers (if enabled).
	 * If Secure Cycle Counter is not disabled in MDCR_EL3 when
	 * ARMv8.5-PMU is implemented, save PMCR_EL0 and disable Cycle Counter.
134
	 */
135
	bl	save_gp_pmcr_pauth_regs
136

137
#if ENABLE_PAUTH
138
139
	/* Load and program APIAKey firmware key */
	bl	pauth_load_bl31_apiakey
140
#endif
141

142
	/* Save the EL3 system registers needed to return from this exception */
143
144
145
146
	mrs	x0, spsr_el3
	mrs	x1, elr_el3
	stp	x0, x1, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]

147
148
149
	/* Switch to the runtime stack i.e. SP_EL0 */
	ldr	x2, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
	mov	x20, sp
150
	msr	spsel, #MODE_SP_EL0
151
152
153
	mov	sp, x2

	/*
154
155
156
	 * Find out whether this is a valid interrupt type.
	 * If the interrupt controller reports a spurious interrupt then return
	 * to where we came from.
157
	 */
158
	bl	plat_ic_get_pending_interrupt_type
159
160
161
162
	cmp	x0, #INTR_TYPE_INVAL
	b.eq	interrupt_exit_\label

	/*
163
164
	 * Get the registered handler for this interrupt type.
	 * A NULL return value could be 'cause of the following conditions:
165
	 *
166
167
	 * a. An interrupt of a type was routed correctly but a handler for its
	 *    type was not registered.
168
	 *
169
170
	 * b. An interrupt of a type was not routed correctly so a handler for
	 *    its type was not registered.
171
	 *
172
173
174
175
176
	 * c. An interrupt of a type was routed correctly to EL3, but was
	 *    deasserted before its pending state could be read. Another
	 *    interrupt of a different type pended at the same time and its
	 *    type was reported as pending instead. However, a handler for this
	 *    type was not registered.
177
	 *
178
179
180
181
	 * a. and b. can only happen due to a programming error. The
	 * occurrence of c. could be beyond the control of Trusted Firmware.
	 * It makes sense to return from this exception instead of reporting an
	 * error.
182
183
	 */
	bl	get_interrupt_type_handler
184
	cbz	x0, interrupt_exit_\label
185
186
187
188
189
190
191
192
193
194
195
	mov	x21, x0

	mov	x0, #INTR_ID_UNAVAILABLE

	/* Set the current security state in the 'flags' parameter */
	mrs	x2, scr_el3
	ubfx	x1, x2, #0, #1

	/* Restore the reference to the 'handle' i.e. SP_EL3 */
	mov	x2, x20

196
	/* x3 will point to a cookie (not used now) */
197
198
	mov	x3, xzr

199
200
201
202
203
204
205
206
207
208
	/* Call the interrupt type handler */
	blr	x21

interrupt_exit_\label:
	/* Return from exception, possibly in a different security state */
	b	el3_exit

	.endm


209
210
vector_base runtime_exceptions

211
212
213
	/* ---------------------------------------------------------------------
	 * Current EL with SP_EL0 : 0x0 - 0x200
	 * ---------------------------------------------------------------------
214
	 */
215
vector_entry sync_exception_sp_el0
216
217
218
219
220
221
222
223
224
225
226
227
228
#ifdef MONITOR_TRAPS
	stp x29, x30, [sp, #-16]!

	mrs	x30, esr_el3
	ubfx	x30, x30, #ESR_EC_SHIFT, #ESR_EC_LENGTH

	/* Check for BRK */
	cmp	x30, #EC_BRK
	b.eq	brk_handler

	ldp x29, x30, [sp], #16
#endif /* MONITOR_TRAPS */

229
	/* We don't expect any synchronous exceptions from EL3 */
230
	b	report_unhandled_exception
231
end_vector_entry sync_exception_sp_el0
232

233
vector_entry irq_sp_el0
234
235
236
237
	/*
	 * EL3 code is non-reentrant. Any asynchronous exception is a serious
	 * error. Loop infinitely.
	 */
238
	b	report_unhandled_interrupt
239
end_vector_entry irq_sp_el0
240

241
242

vector_entry fiq_sp_el0
243
	b	report_unhandled_interrupt
244
end_vector_entry fiq_sp_el0
245

246
247

vector_entry serror_sp_el0
248
	no_ret	plat_handle_el3_ea
249
end_vector_entry serror_sp_el0
250

251
252
253
	/* ---------------------------------------------------------------------
	 * Current EL with SP_ELx: 0x200 - 0x400
	 * ---------------------------------------------------------------------
254
	 */
255
vector_entry sync_exception_sp_elx
256
257
258
259
260
	/*
	 * This exception will trigger if anything went wrong during a previous
	 * exception entry or exit or while handling an earlier unexpected
	 * synchronous exception. There is a high probability that SP_EL3 is
	 * corrupted.
261
	 */
262
	b	report_unhandled_exception
263
end_vector_entry sync_exception_sp_elx
264

265
vector_entry irq_sp_elx
266
	b	report_unhandled_interrupt
267
end_vector_entry irq_sp_elx
268

269
vector_entry fiq_sp_elx
270
	b	report_unhandled_interrupt
271
end_vector_entry fiq_sp_elx
272

273
vector_entry serror_sp_elx
274
	no_ret	plat_handle_el3_ea
275
end_vector_entry serror_sp_elx
276

277
	/* ---------------------------------------------------------------------
278
	 * Lower EL using AArch64 : 0x400 - 0x600
279
	 * ---------------------------------------------------------------------
280
	 */
281
vector_entry sync_exception_aarch64
282
283
284
285
286
	/*
	 * This exception vector will be the entry point for SMCs and traps
	 * that are unhandled at lower ELs most commonly. SP_EL3 should point
	 * to a valid cpu context where the general purpose and system register
	 * state can be saved.
287
	 */
288
	check_and_unmask_ea
289
	handle_sync_exception
290
end_vector_entry sync_exception_aarch64
291

292
vector_entry irq_aarch64
293
	check_and_unmask_ea
294
	handle_interrupt_exception irq_aarch64
295
end_vector_entry irq_aarch64
296

297
vector_entry fiq_aarch64
298
	check_and_unmask_ea
299
	handle_interrupt_exception fiq_aarch64
300
end_vector_entry fiq_aarch64
301

302
vector_entry serror_aarch64
303
	msr	daifclr, #DAIF_ABT_BIT
304
	b	enter_lower_el_async_ea
305
end_vector_entry serror_aarch64
306

307
	/* ---------------------------------------------------------------------
308
	 * Lower EL using AArch32 : 0x600 - 0x800
309
	 * ---------------------------------------------------------------------
310
	 */
311
vector_entry sync_exception_aarch32
312
313
314
315
316
	/*
	 * This exception vector will be the entry point for SMCs and traps
	 * that are unhandled at lower ELs most commonly. SP_EL3 should point
	 * to a valid cpu context where the general purpose and system register
	 * state can be saved.
317
	 */
318
	check_and_unmask_ea
319
	handle_sync_exception
320
end_vector_entry sync_exception_aarch32
321

322
vector_entry irq_aarch32
323
	check_and_unmask_ea
324
	handle_interrupt_exception irq_aarch32
325
end_vector_entry irq_aarch32
326

327
vector_entry fiq_aarch32
328
	check_and_unmask_ea
329
	handle_interrupt_exception fiq_aarch32
330
end_vector_entry fiq_aarch32
331

332
vector_entry serror_aarch32
333
	msr	daifclr, #DAIF_ABT_BIT
334
	b	enter_lower_el_async_ea
335
end_vector_entry serror_aarch32
336

337
338
339
340
341
342
343
344
#ifdef MONITOR_TRAPS
	.section .rodata.brk_string, "aS"
brk_location:
	.asciz "Error at instruction 0x"
brk_message:
	.asciz "Unexpected BRK instruction with value 0x"
#endif /* MONITOR_TRAPS */

345
	/* ---------------------------------------------------------------------
346
	 * The following code handles secure monitor calls.
347
348
349
350
351
	 * Depending upon the execution state from where the SMC has been
	 * invoked, it frees some general purpose registers to perform the
	 * remaining tasks. They involve finding the runtime service handler
	 * that is the target of the SMC & switching to runtime stacks (SP_EL0)
	 * before calling the handler.
352
	 *
353
354
	 * Note that x30 has been explicitly saved and can be used here
	 * ---------------------------------------------------------------------
355
	 */
356
func smc_handler
357
358
359
360
361
smc_handler32:
	/* Check whether aarch32 issued an SMC64 */
	tbnz	x0, #FUNCID_CC_SHIFT, smc_prohibited

smc_handler64:
362
363
	/* NOTE: The code below must preserve x0-x4 */

364
	/*
365
366
367
	 * Save general purpose and ARMv8.3-PAuth registers (if enabled).
	 * If Secure Cycle Counter is not disabled in MDCR_EL3 when
	 * ARMv8.5-PMU is implemented, save PMCR_EL0 and disable Cycle Counter.
368
	 */
369
	bl	save_gp_pmcr_pauth_regs
370

371
#if ENABLE_PAUTH
372
373
	/* Load and program APIAKey firmware key */
	bl	pauth_load_bl31_apiakey
374
#endif
375

376
377
378
379
	/*
	 * Populate the parameters for the SMC handler.
	 * We already have x0-x4 in place. x5 will point to a cookie (not used
	 * now). x6 will point to the context structure (SP_EL3) and x7 will
380
	 * contain flags we need to pass to the handler.
381
382
383
384
	 */
	mov	x5, xzr
	mov	x6, sp

385
	/*
386
387
388
	 * Restore the saved C runtime stack value which will become the new
	 * SP_EL0 i.e. EL3 runtime stack. It was saved in the 'cpu_context'
	 * structure prior to the last ERET from EL3.
389
	 */
390
391
392
	ldr	x12, [x6, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]

	/* Switch to SP_EL0 */
393
	msr	spsel, #MODE_SP_EL0
394

395
396
397
398
	/*
	 * Save the SPSR_EL3, ELR_EL3, & SCR_EL3 in case there is a world
	 * switch during SMC handling.
	 * TODO: Revisit if all system registers can be saved later.
399
400
401
402
403
	 */
	mrs	x16, spsr_el3
	mrs	x17, elr_el3
	mrs	x18, scr_el3
	stp	x16, x17, [x6, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
404
	str	x18, [x6, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3]
405
406
407
408
409
410

	/* Copy SCR_EL3.NS bit to the flag to indicate caller's security */
	bfi	x7, x18, #0, #1

	mov	sp, x12

411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
	/* Get the unique owning entity number */
	ubfx	x16, x0, #FUNCID_OEN_SHIFT, #FUNCID_OEN_WIDTH
	ubfx	x15, x0, #FUNCID_TYPE_SHIFT, #FUNCID_TYPE_WIDTH
	orr	x16, x16, x15, lsl #FUNCID_OEN_WIDTH

	/* Load descriptor index from array of indices */
	adr	x14, rt_svc_descs_indices
	ldrb	w15, [x14, x16]

	/* Any index greater than 127 is invalid. Check bit 7. */
	tbnz	w15, 7, smc_unknown

	/*
	 * Get the descriptor using the index
	 * x11 = (base + off), w15 = index
	 *
	 * handler = (base + off) + (index << log2(size))
	 */
	adr	x11, (__RT_SVC_DESCS_START__ + RT_SVC_DESC_HANDLE)
	lsl	w10, w15, #RT_SVC_SIZE_LOG2
	ldr	x15, [x11, w10, uxtw]

433
434
435
436
	/*
	 * Call the Secure Monitor Call handler and then drop directly into
	 * el3_exit() which will program any remaining architectural state
	 * prior to issuing the ERET to the desired lower EL.
437
438
439
440
441
442
	 */
#if DEBUG
	cbz	x15, rt_svc_fw_critical_error
#endif
	blr	x15

443
	b	el3_exit
444

445
446
smc_unknown:
	/*
447
448
449
450
	 * Unknown SMC call. Populate return value with SMC_UNK and call
	 * el3_exit() which will restore the remaining architectural state
	 * i.e., SYS, GP and PAuth registers(if any) prior to issuing the ERET
         * to the desired lower EL.
451
	 */
452
	mov	x0, #SMC_UNK
453
454
	str	x0, [x6, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
	b	el3_exit
455
456

smc_prohibited:
457
	ldr	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
458
	mov	x0, #SMC_UNK
459
	exception_return
460

461
#if DEBUG
462
rt_svc_fw_critical_error:
463
	/* Switch to SP_ELx */
464
	msr	spsel, #MODE_SP_ELX
465
	no_ret	report_unhandled_exception
466
#endif
467
endfunc smc_handler
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503

	/* ---------------------------------------------------------------------
	 * The following code handles exceptions caused by BRK instructions.
	 * Following a BRK instruction, the only real valid cause of action is
	 * to print some information and panic, as the code that caused it is
	 * likely in an inconsistent internal state.
	 *
	 * This is initially intended to be used in conjunction with
	 * __builtin_trap.
	 * ---------------------------------------------------------------------
	 */
#ifdef MONITOR_TRAPS
func brk_handler
	/* Extract the ISS */
	mrs	x10, esr_el3
	ubfx	x10, x10, #ESR_ISS_SHIFT, #ESR_ISS_LENGTH

	/* Ensure the console is initialized */
	bl	plat_crash_console_init

	adr	x4, brk_location
	bl	asm_print_str
	mrs	x4, elr_el3
	bl	asm_print_hex
	bl	asm_print_newline

	adr	x4, brk_message
	bl	asm_print_str
	mov	x4, x10
	mov	x5, #28
	bl	asm_print_hex_bits
	bl	asm_print_newline

	no_ret	plat_panic_handler
endfunc brk_handler
#endif /* MONITOR_TRAPS */