cortex_a57.S 14.7 KB
Newer Older
1
/*
2
 * Copyright (c) 2014-2018, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */
#include <arch.h>
7
#include <asm_macros.S>
8
#include <assert_macros.S>
9
#include <bl_common.h>
10
#include <cortex_a57.h>
11
#include <cpu_macros.S>
12
#include <debug.h>
13
#include <plat_macros.S>
14

15
16
17
18
19
20
21
22
23
24
	/* ---------------------------------------------
	 * Disable L1 data cache and unified L2 cache
	 * ---------------------------------------------
	 */
func cortex_a57_disable_dcache
	mrs	x1, sctlr_el3
	bic	x1, x1, #SCTLR_C_BIT
	msr	sctlr_el3, x1
	isb
	ret
25
endfunc cortex_a57_disable_dcache
26
27
28
29
30
31

	/* ---------------------------------------------
	 * Disable all types of L2 prefetches.
	 * ---------------------------------------------
	 */
func cortex_a57_disable_l2_prefetch
32
33
34
35
	mrs	x0, CORTEX_A57_ECTLR_EL1
	orr	x0, x0, #CORTEX_A57_ECTLR_DIS_TWD_ACC_PFTCH_BIT
	mov	x1, #CORTEX_A57_ECTLR_L2_IPFTCH_DIST_MASK
	orr	x1, x1, #CORTEX_A57_ECTLR_L2_DPFTCH_DIST_MASK
36
	bic	x0, x0, x1
37
	msr	CORTEX_A57_ECTLR_EL1, x0
38
	isb
39
	dsb	ish
40
	ret
41
endfunc cortex_a57_disable_l2_prefetch
42
43
44
45
46
47

	/* ---------------------------------------------
	 * Disable intra-cluster coherency
	 * ---------------------------------------------
	 */
func cortex_a57_disable_smp
48
49
50
	mrs	x0, CORTEX_A57_ECTLR_EL1
	bic	x0, x0, #CORTEX_A57_ECTLR_SMP_BIT
	msr	CORTEX_A57_ECTLR_EL1, x0
51
	ret
52
endfunc cortex_a57_disable_smp
53
54
55
56
57
58
59
60
61
62
63

	/* ---------------------------------------------
	 * Disable debug interfaces
	 * ---------------------------------------------
	 */
func cortex_a57_disable_ext_debug
	mov	x0, #1
	msr	osdlr_el1, x0
	isb
	dsb	sy
	ret
64
endfunc cortex_a57_disable_ext_debug
65

66
67
68
69
70
	/* --------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #806969.
	 * This applies only to revision r0p0 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
71
	 * Shall clobber: x0-x17
72
	 * --------------------------------------------------
73
	 */
74
75
76
77
func errata_a57_806969_wa
	/*
	 * Compare x0 against revision r0p0
	 */
78
79
80
	mov	x17, x30
	bl	check_errata_806969
	cbz	x0, 1f
81
82
83
	mrs	x1, CORTEX_A57_CPUACTLR_EL1
	orr	x1, x1, #CORTEX_A57_CPUACTLR_EL1_NO_ALLOC_WBWA
	msr	CORTEX_A57_CPUACTLR_EL1, x1
84
85
1:
	ret	x17
86
endfunc errata_a57_806969_wa
87

88
89
90
91
func check_errata_806969
	mov	x1, #0x00
	b	cpu_rev_var_ls
endfunc check_errata_806969
92

93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
	/* ---------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #813419.
	 * This applies only to revision r0p0 of Cortex A57.
	 * ---------------------------------------------------
	 */
func check_errata_813419
	/*
	 * Even though this is only needed for revision r0p0, it
	 * is always applied due to limitations of the current
	 * errata framework.
	 */
	mov	x0, #ERRATA_APPLIES
	ret
endfunc check_errata_813419

108
109
110
111
112
	/* ---------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #813420.
	 * This applies only to revision r0p0 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
113
	 * Shall clobber: x0-x17
114
115
116
117
118
119
	 * ---------------------------------------------------
	 */
func errata_a57_813420_wa
	/*
	 * Compare x0 against revision r0p0
	 */
120
121
122
	mov	x17, x30
	bl	check_errata_813420
	cbz	x0, 1f
123
124
125
	mrs	x1, CORTEX_A57_CPUACTLR_EL1
	orr	x1, x1, #CORTEX_A57_CPUACTLR_EL1_DCC_AS_DCCI
	msr	CORTEX_A57_CPUACTLR_EL1, x1
126
127
1:
	ret	x17
128
endfunc errata_a57_813420_wa
129

130
131
132
133
134
func check_errata_813420
	mov	x1, #0x00
	b	cpu_rev_var_ls
endfunc check_errata_813420

135
136
137
138
139
140
141
142
	/* --------------------------------------------------------------------
	 * Disable the over-read from the LDNP instruction.
	 *
	 * This applies to all revisions <= r1p2. The performance degradation
	 * observed with LDNP/STNP has been fixed on r1p3 and onwards.
	 *
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
143
	 * Shall clobber: x0-x17
144
145
146
147
148
149
	 * ---------------------------------------------------------------------
	 */
func a57_disable_ldnp_overread
	/*
	 * Compare x0 against revision r1p2
	 */
150
151
152
	mov	x17, x30
	bl	check_errata_disable_ldnp_overread
	cbz	x0, 1f
153
154
155
	mrs	x1, CORTEX_A57_CPUACTLR_EL1
	orr	x1, x1, #CORTEX_A57_CPUACTLR_EL1_DIS_OVERREAD
	msr	CORTEX_A57_CPUACTLR_EL1, x1
156
157
1:
	ret	x17
158
159
endfunc a57_disable_ldnp_overread

160
161
162
163
164
func check_errata_disable_ldnp_overread
	mov	x1, #0x12
	b	cpu_rev_var_ls
endfunc check_errata_disable_ldnp_overread

165
166
167
168
169
	/* ---------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #826974.
	 * This applies only to revision <= r1p1 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
170
	 * Shall clobber: x0-x17
171
172
173
174
175
176
	 * ---------------------------------------------------
	 */
func errata_a57_826974_wa
	/*
	 * Compare x0 against revision r1p1
	 */
177
178
179
	mov	x17, x30
	bl	check_errata_826974
	cbz	x0, 1f
180
181
182
	mrs	x1, CORTEX_A57_CPUACTLR_EL1
	orr	x1, x1, #CORTEX_A57_CPUACTLR_EL1_DIS_LOAD_PASS_DMB
	msr	CORTEX_A57_CPUACTLR_EL1, x1
183
184
1:
	ret	x17
185
186
endfunc errata_a57_826974_wa

187
188
189
190
191
func check_errata_826974
	mov	x1, #0x11
	b	cpu_rev_var_ls
endfunc check_errata_826974

192
193
194
195
196
	/* ---------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #826977.
	 * This applies only to revision <= r1p1 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
197
	 * Shall clobber: x0-x17
198
199
200
201
202
203
	 * ---------------------------------------------------
	 */
func errata_a57_826977_wa
	/*
	 * Compare x0 against revision r1p1
	 */
204
205
206
	mov	x17, x30
	bl	check_errata_826977
	cbz	x0, 1f
207
208
209
	mrs	x1, CORTEX_A57_CPUACTLR_EL1
	orr	x1, x1, #CORTEX_A57_CPUACTLR_EL1_GRE_NGRE_AS_NGNRE
	msr	CORTEX_A57_CPUACTLR_EL1, x1
210
211
1:
	ret	x17
212
213
endfunc errata_a57_826977_wa

214
215
216
217
218
func check_errata_826977
	mov	x1, #0x11
	b	cpu_rev_var_ls
endfunc check_errata_826977

219
220
221
222
223
	/* ---------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #828024.
	 * This applies only to revision <= r1p1 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
224
	 * Shall clobber: x0-x17
225
226
227
228
229
230
	 * ---------------------------------------------------
	 */
func errata_a57_828024_wa
	/*
	 * Compare x0 against revision r1p1
	 */
231
232
233
	mov	x17, x30
	bl	check_errata_828024
	cbz	x0, 1f
234
	mrs	x1, CORTEX_A57_CPUACTLR_EL1
235
236
237
238
239
	/*
	 * Setting the relevant bits in CPUACTLR_EL1 has to be done in 2
	 * instructions here because the resulting bitmask doesn't fit in a
	 * 16-bit value so it cannot be encoded in a single instruction.
	 */
240
241
242
243
	orr	x1, x1, #CORTEX_A57_CPUACTLR_EL1_NO_ALLOC_WBWA
	orr	x1, x1, #(CORTEX_A57_CPUACTLR_EL1_DIS_L1_STREAMING | \
			  CORTEX_A57_CPUACTLR_EL1_DIS_STREAMING)
	msr	CORTEX_A57_CPUACTLR_EL1, x1
244
245
1:
	ret	x17
246
endfunc errata_a57_828024_wa
247

248
249
250
251
252
func check_errata_828024
	mov	x1, #0x11
	b	cpu_rev_var_ls
endfunc check_errata_828024

253
254
255
256
257
	/* ---------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #829520.
	 * This applies only to revision <= r1p2 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
258
	 * Shall clobber: x0-x17
259
260
261
262
263
264
	 * ---------------------------------------------------
	 */
func errata_a57_829520_wa
	/*
	 * Compare x0 against revision r1p2
	 */
265
266
267
	mov	x17, x30
	bl	check_errata_829520
	cbz	x0, 1f
268
269
270
	mrs	x1, CORTEX_A57_CPUACTLR_EL1
	orr	x1, x1, #CORTEX_A57_CPUACTLR_EL1_DIS_INDIRECT_PREDICTOR
	msr	CORTEX_A57_CPUACTLR_EL1, x1
271
272
1:
	ret	x17
273
274
endfunc errata_a57_829520_wa

275
276
277
278
279
func check_errata_829520
	mov	x1, #0x12
	b	cpu_rev_var_ls
endfunc check_errata_829520

280
281
282
283
284
	/* ---------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #833471.
	 * This applies only to revision <= r1p2 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
285
	 * Shall clobber: x0-x17
286
287
288
289
290
291
	 * ---------------------------------------------------
	 */
func errata_a57_833471_wa
	/*
	 * Compare x0 against revision r1p2
	 */
292
293
294
	mov	x17, x30
	bl	check_errata_833471
	cbz	x0, 1f
295
296
297
	mrs	x1, CORTEX_A57_CPUACTLR_EL1
	orr	x1, x1, #CORTEX_A57_CPUACTLR_EL1_FORCE_FPSCR_FLUSH
	msr	CORTEX_A57_CPUACTLR_EL1, x1
298
299
1:
	ret	x17
300
301
endfunc errata_a57_833471_wa

302
303
304
305
306
func check_errata_833471
	mov	x1, #0x12
	b	cpu_rev_var_ls
endfunc check_errata_833471

307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
	/* --------------------------------------------------
	 * Errata Workaround for Cortex A57 Errata #859972.
	 * This applies only to revision <= r1p3 of Cortex A57.
	 * Inputs:
	 * x0: variant[4:7] and revision[0:3] of current cpu.
	 * Shall clobber:
	 * --------------------------------------------------
	 */
func errata_a57_859972_wa
	mov	x17, x30
	bl	check_errata_859972
	cbz	x0, 1f
	mrs	x1, CORTEX_A57_CPUACTLR_EL1
	orr	x1, x1, #CORTEX_A57_CPUACTLR_EL1_DIS_INSTR_PREFETCH
	msr	CORTEX_A57_CPUACTLR_EL1, x1
1:
	ret	x17
endfunc errata_a57_859972_wa

func check_errata_859972
	mov	x1, #0x13
	b	cpu_rev_var_ls
endfunc check_errata_859972

331
332
333
334
335
336
337
338
339
func check_errata_cve_2017_5715
#if WORKAROUND_CVE_2017_5715
	mov	x0, #ERRATA_APPLIES
#else
	mov	x0, #ERRATA_MISSING
#endif
	ret
endfunc check_errata_cve_2017_5715

340
341
342
343
344
345
346
347
348
func check_errata_cve_2018_3639
#if WORKAROUND_CVE_2018_3639
	mov	x0, #ERRATA_APPLIES
#else
	mov	x0, #ERRATA_MISSING
#endif
	ret
endfunc check_errata_cve_2018_3639

349
350
	/* -------------------------------------------------
	 * The CPU Ops reset function for Cortex-A57.
351
	 * Shall clobber: x0-x19
352
353
354
355
	 * -------------------------------------------------
	 */
func cortex_a57_reset_func
	mov	x19, x30
356
357
	bl	cpu_get_rev_var
	mov	x18, x0
358
359

#if ERRATA_A57_806969
360
	mov	x0, x18
361
	bl	errata_a57_806969_wa
362
363
#endif

364
#if ERRATA_A57_813420
365
	mov	x0, x18
366
367
	bl	errata_a57_813420_wa
#endif
368

369
#if A57_DISABLE_NON_TEMPORAL_HINT
370
	mov	x0, x18
371
372
373
	bl	a57_disable_ldnp_overread
#endif

374
#if ERRATA_A57_826974
375
	mov	x0, x18
376
377
378
	bl	errata_a57_826974_wa
#endif

379
#if ERRATA_A57_826977
380
	mov	x0, x18
381
382
383
	bl	errata_a57_826977_wa
#endif

384
#if ERRATA_A57_828024
385
	mov	x0, x18
386
387
	bl	errata_a57_828024_wa
#endif
388
389

#if ERRATA_A57_829520
390
	mov	x0, x18
391
392
393
	bl	errata_a57_829520_wa
#endif

394
#if ERRATA_A57_833471
395
	mov	x0, x18
396
397
398
	bl	errata_a57_833471_wa
#endif

399
400
401
402
403
#if ERRATA_A57_859972
	mov	x0, x18
	bl	errata_a57_859972_wa
#endif

404
#if IMAGE_BL31 && WORKAROUND_CVE_2017_5715
405
	adr	x0, wa_cve_2017_5715_mmu_vbar
406
407
408
	msr	vbar_el3, x0
#endif

409
410
411
412
413
414
415
416
#if WORKAROUND_CVE_2018_3639
	mrs	x0, CORTEX_A57_CPUACTLR_EL1
	orr	x0, x0, #CORTEX_A57_CPUACTLR_EL1_DIS_LOAD_PASS_STORE
	msr	CORTEX_A57_CPUACTLR_EL1, x0
	isb
	dsb	sy
#endif

417
	/* ---------------------------------------------
418
	 * Enable the SMP bit.
419
420
	 * ---------------------------------------------
	 */
421
422
423
	mrs	x0, CORTEX_A57_ECTLR_EL1
	orr	x0, x0, #CORTEX_A57_ECTLR_SMP_BIT
	msr	CORTEX_A57_ECTLR_EL1, x0
424
	isb
425
	ret	x19
426
endfunc cortex_a57_reset_func
427

428
429
430
431
	/* ----------------------------------------------------
	 * The CPU Ops core power down function for Cortex-A57.
	 * ----------------------------------------------------
	 */
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
func cortex_a57_core_pwr_dwn
	mov	x18, x30

	/* ---------------------------------------------
	 * Turn off caches.
	 * ---------------------------------------------
	 */
	bl	cortex_a57_disable_dcache

	/* ---------------------------------------------
	 * Disable the L2 prefetches.
	 * ---------------------------------------------
	 */
	bl	cortex_a57_disable_l2_prefetch

	/* ---------------------------------------------
448
	 * Flush L1 caches.
449
450
451
	 * ---------------------------------------------
	 */
	mov	x0, #DCCISW
452
	bl	dcsw_op_level1
453
454
455
456
457
458
459
460
461
462
463
464
465

	/* ---------------------------------------------
	 * Come out of intra cluster coherency
	 * ---------------------------------------------
	 */
	bl	cortex_a57_disable_smp

	/* ---------------------------------------------
	 * Force the debug interfaces to be quiescent
	 * ---------------------------------------------
	 */
	mov	x30, x18
	b	cortex_a57_disable_ext_debug
466
endfunc cortex_a57_core_pwr_dwn
467

468
469
470
471
	/* -------------------------------------------------------
	 * The CPU Ops cluster power down function for Cortex-A57.
	 * -------------------------------------------------------
	 */
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
func cortex_a57_cluster_pwr_dwn
	mov	x18, x30

	/* ---------------------------------------------
	 * Turn off caches.
	 * ---------------------------------------------
	 */
	bl	cortex_a57_disable_dcache

	/* ---------------------------------------------
	 * Disable the L2 prefetches.
	 * ---------------------------------------------
	 */
	bl	cortex_a57_disable_l2_prefetch

487
#if !SKIP_A57_L1_FLUSH_PWR_DWN
488
489
490
491
492
493
	/* -------------------------------------------------
	 * Flush the L1 caches.
	 * -------------------------------------------------
	 */
	mov	x0, #DCCISW
	bl	dcsw_op_level1
494
#endif
495
496
497
498
499
500
	/* ---------------------------------------------
	 * Disable the optional ACP.
	 * ---------------------------------------------
	 */
	bl	plat_disable_acp

501
502
503
	/* -------------------------------------------------
	 * Flush the L2 caches.
	 * -------------------------------------------------
504
505
	 */
	mov	x0, #DCCISW
506
	bl	dcsw_op_level2
507
508
509
510
511
512
513
514
515
516
517
518
519

	/* ---------------------------------------------
	 * Come out of intra cluster coherency
	 * ---------------------------------------------
	 */
	bl	cortex_a57_disable_smp

	/* ---------------------------------------------
	 * Force the debug interfaces to be quiescent
	 * ---------------------------------------------
	 */
	mov	x30, x18
	b	cortex_a57_disable_ext_debug
520
endfunc cortex_a57_cluster_pwr_dwn
521

522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
#if REPORT_ERRATA
/*
 * Errata printing function for Cortex A57. Must follow AAPCS.
 */
func cortex_a57_errata_report
	stp	x8, x30, [sp, #-16]!

	bl	cpu_get_rev_var
	mov	x8, x0

	/*
	 * Report all errata. The revision-variant information is passed to
	 * checking functions of each errata.
	 */
	report_errata ERRATA_A57_806969, cortex_a57, 806969
537
	report_errata ERRATA_A57_813419, cortex_a57, 813419
538
539
540
541
542
543
544
545
	report_errata ERRATA_A57_813420, cortex_a57, 813420
	report_errata A57_DISABLE_NON_TEMPORAL_HINT, cortex_a57, \
		disable_ldnp_overread
	report_errata ERRATA_A57_826974, cortex_a57, 826974
	report_errata ERRATA_A57_826977, cortex_a57, 826977
	report_errata ERRATA_A57_828024, cortex_a57, 828024
	report_errata ERRATA_A57_829520, cortex_a57, 829520
	report_errata ERRATA_A57_833471, cortex_a57, 833471
546
	report_errata ERRATA_A57_859972, cortex_a57, 859972
547
	report_errata WORKAROUND_CVE_2017_5715, cortex_a57, cve_2017_5715
548
	report_errata WORKAROUND_CVE_2018_3639, cortex_a57, cve_2018_3639
549
550
551
552
553
554

	ldp	x8, x30, [sp], #16
	ret
endfunc cortex_a57_errata_report
#endif

555
556
557
558
559
560
561
562
563
564
565
	/* ---------------------------------------------
	 * This function provides cortex_a57 specific
	 * register information for crash reporting.
	 * It needs to return with x6 pointing to
	 * a list of register names in ascii and
	 * x8 - x15 having values of registers to be
	 * reported.
	 * ---------------------------------------------
	 */
.section .rodata.cortex_a57_regs, "aS"
cortex_a57_regs:  /* The ascii list of register names to be reported */
566
	.asciz	"cpuectlr_el1", "cpumerrsr_el1", "l2merrsr_el1", ""
567
568
569

func cortex_a57_cpu_reg_dump
	adr	x6, cortex_a57_regs
570
571
572
	mrs	x8, CORTEX_A57_ECTLR_EL1
	mrs	x9, CORTEX_A57_MERRSR_EL1
	mrs	x10, CORTEX_A57_L2MERRSR_EL1
573
	ret
574
endfunc cortex_a57_cpu_reg_dump
575

576
declare_cpu_ops_workaround_cve_2017_5715 cortex_a57, CORTEX_A57_MIDR, \
577
	cortex_a57_reset_func, \
578
	check_errata_cve_2017_5715, \
579
580
	cortex_a57_core_pwr_dwn, \
	cortex_a57_cluster_pwr_dwn